# IC Compiler Quick Reference

Version C-2009.06, June 2009



#### **Copyright Notice and Proprietary Information**

Copyright © 2009 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

**Right to Copy Documentation** 

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| "This document is duplicated with the | permission of Synopsys, Inc., fo | r the |
|---------------------------------------|----------------------------------|-------|
| exclusive use of                      |                                  | and   |
| its employees. This is convinumber.   | "                                |       |

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Registered Trademarks (®)

Synopsys, AMPS, Astro, Behavior Extracting Synthesis Technology, Cadabra, CATS, Certify, CHIPit, Design Compiler, DesignWare, Formality, HDL Analyst, HSIM, HSPICE, Identify, In-Phase, Leda, MAST, ModelTools, NanoSim, OpenVera, PathMill, Physical Compiler, Primerime, SCOPE, Simply Better Results, SiVL, SNUG, SolvNet, Syndicated, Synplicity, Synplify, Synplify Pro, Synthesis Constraints Optimization Environment, TetraMAX, the Synplicity logo, UMRBus, VCS, Vera, and YIELDirector are registered trademarks of Synopsys, Inc.

#### Trademarks (™)

AFGen, Apollo, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, BEST, Columbia, Columbia-CE, Confirma, Cosmos, CosmosLE, CosmosScope, CRITIC, CustomSim, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, DesignPower, DFTMAX, Direct Silicon Access, Discovery, Eclypse, Encore, EPIC, Galaxy, Galaxy Custom Designer, HANEX, HAPS, HapsTrak, HDL Compiler, Hercules, Hierarchical Optimization Technology, High-performance ASIC Prototyping System, HSIMP<sup>IUS</sup>, i-Virtual Stepper, IICE, in-Sync, iN-Tandem, Jupiter, Jupiter-DP, JupiterXT, JupiterXT-ASIC, Liberty, Libra-Passport, Library Compiler, Magellan, Mars, Mars-Rail, Mars-Xtalk, Milkyway, ModelSource, Module Compiler, MultiPoint, Physical Analyst, Planet, Planet-PL, Polaris, Power Compiler, Raphael, Saturn, Scirocco, Scirocco-i, Star-RCXT, Star-SimXT, System Compiler, System Designer, Taurus, TotalRecall, TSUPREM-4, VCS Express, VCSi, VHDL Compiler, VirSim, and VMC are trademarks of Synopsys, Inc.

#### Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

# **Contents**

| Getting Help                  |
|-------------------------------|
| Man Page Viewing Instructions |
| User Commands4                |
| IC Compiler Commands          |
| IC Compiler Variables         |

# **Getting Help**

IC Compiler provides various forms of online help.

- The help command provides you with quick help for one or more commands or procedures.
- The man command displays the man page.

You can use a wildcard pattern as the argument for the help command. The wildcard characters are

- Matches n characters.
- ? Matches exactly one character.

# **Accessing Brief Help**

Use this command to list all commands by function group:

```
icc_shell> help
```

Use this command to display all commands that end with the word clock:

```
icc_shell> help *clock
```

Use this command to get syntax help for one or more commands:

```
icc_shell> help -verbose cmd_name_pattern
Use this command to get syntax help for a specific
command:
```

```
icc_shell> command_name -help
```

# Man Page Viewing Instructions

The following sections describe how to set up your environment and the syntax to use to view man pages.

# Viewing Man Pages in SolvNet

You can view the man pages in HTML or PDF format in SolvNet. To view the man pages in SolvNet, go to

https://solvnet.synopsys.com/DocsOnWeb and click Man Pages near the bottom of the page.

# Setting Up the UNIX Environment

Edit your .cshrc file to contain these lines:

setenv ICC\_MAN\_DIR synopsys\_root/doc/icc/man
setenv MANPATH \${MANPATH}:\${ICC\_MAN\_DIR}

ICC\_MAN\_DIR is a variable that contains the path to the man page directories, and <code>synopsys\_root</code> represents the specific path to the Synopsys software directory at your site.

# **Viewing Man Pages From UNIX**

Command

% man command name

Variable

% man variable\_name

Error, warning, or information message

% man message\_id

# Viewing Man Pages From icc\_shell

#### Command

icc\_shell> man command\_name

#### Variable

icc\_shell> man variable\_name

Error, warning, or information message

icc\_shell> man message\_id

# **User Commands**

Invoke user commands from a UNIX shell.

## icc\_shell

Invokes the IC Compiler command shell.

#### icc\_shell

```
[-gui [-display terminal_name]]
[-non_upf_mode]
[-xp_mode]
[-psyn_mode]
[-dp_mode]
[-f script_file]
[-x command_string]
[-no_init]
[-checkout feature_list]
[-64bit]
[-wait wait_time]
[-timeout timeout_value]
[-version]
[-no_log]
```

# **IC Compiler Commands**

Invoke these commands from within the IC Compiler tool.

#### add clock drivers

Adds multiple levels of drivers into your design and connects them together. These drivers are suitable for driving a clock mesh.

```
status add clock drivers
-load net_or_pins -prefix prefix_string
-remove display
[-configuration list_of_groups
 -external_configuration config_file]
[-driver type library cell]
[-avoid cells]
[-max_displacement {x_distance y_distance}]
[-offset {x_distance y_distance}]
[-use_common_bbox]
[-check_only]
[-verbose]
```

#### add distributed hosts

Adds one or more distributed hosts for distributed jobs.

```
status add distributed hosts
[-target PrimeTime | StarRCXT | all]
[-32bit]
[-enable_ssh]
-farm lsf | grd | generic | now
[-setup_path setup_path]
[-num_of_hosts count]
[-options string]
[-submission_script submission_script]
[work_station_name]
```

# add drc error detail

Add shapes to an existing error object with additional details.

```
status add_drc_error_detail
-drc_error drc_error
-rectangles rectangles
[-net net]
[-layer layer]
[-error_view mw_error_view]
```

#### add end cap

Adds end cap cells at both ends of a cell row.

## Equivalent Scheme command: axAddEndCap

```
status add end cap
[-mode both | bottom_left | upper_right]
[-mirror]
[-respect_padding]
[-respect_blockage]
-lib_cell lib_cell_name
[-vertical_cells lib_cell_names
[-fill_corner]]
[-respect_keepout]
```

#### add open drc error detail

Add shapes to an existing error object of a type in the Open type class with additional details.

```
status add open drc error detail
-drc error drc error
-node node_number
-rectangles rectangles
[-layer layer]
[-error_view mw_error_view]
```

#### add\_pg\_pin\_to\_db

Converts rail or non-pg pin based logic library (db) into pg pin based logic library.

```
status add pg pin to db
input_db_filename
[-mw_library_name mw_lib_name]
[-pg_map_file pg.map]
-output pg_db_filename
[-verbose]
[-pg_map_template
pg_pin_map_template_filename]
[-expanded]
```

#### add\_pg\_pin\_to\_lib

converts rail or non-pg\_pin based logic library (.lib) into pg pin based logic library (.lib).

```
status add_pg_pin_to_lib
input_lib_filename
[-mw_library_name mw_lib_name]
[-pg_map_file pg.map]
[-pg_map_template_filename]
[-expanded]
-output pg_lib_filename
[-common_shell_path common_shell_path]
[-verbose]
```

#### add port state

Adds state information to a supply port.

```
string add_port_state
supply_port_name
-state {name nom | min nom max | off}
```

#### add pst state

Defines the states of each of the supply nets for one possible state of the design.

```
status add_pst_state
state_name
-pst table_name
-state supply_states
```

#### add row

Creates a list of rows in the design.

# Equivalent Scheme command: axgAddRow

```
status add row
[-in base_array_name]
[-tile_pattern tile_pattern_name]
[-tile_name tile_name]
-area {{11_x_11_y}_{ur_x_ur_y}}
[-minimal_channel_height channel_height]
[-direction direction]
[-flip_first_row] | [-no_double_back]
[-no_start_from_first_row]
[-no_snap_to_wire_track]
[-dont_snap_to_existing_row]
[-no_double_back]
```

#### add tap cell array

Adds tap cells to the design, forming a two-dimensional array structure.

#### **Equivalent Scheme command:**

axgArrayTapCell

```
integer add_tap_cell_array
[-master_cell_name ]
[-voltage_area {voltage_areas_collection}]
[-distance tap_cell_distance]
[-pattern normal | every_other_row |
stagger_every_other_row]
[-offset distance]
[-tap_cell_identifier tap_cell_prefix]
[-tap_cell_separator tap_cell_separator]
[-no_tap_cell_under_layers layer_list]
[-well_port_name port_name]
[-well_net_name net_name]
[-substrate_port_name port_name]
[-substrate_net_name substrate_tie_net_name]
[-connect_power_name power_net_name]
[-connect_ground_name ground_net_name]
[-fill_boundary_row true | false]
[-fill_macro_blockage_row true | false]
[-boundary_row_double_density true | false]
[-macro_blockage_row_double_density true |
falsel
[-left_macro_blockage_extra_tap by_rule |
must_insert | no_insert]
[-right_macro_blockage_extra_tap by_rule |
must_insert | no_insert]
[-left_boundary_extra_tap by_rule |
must_insert | no_insert]
[-right_boundary_extra_tap by_rule |
must_insert | no_insert]
[-ignore soft blockage true | false]
[-at_distance_only true | false]
[-skip_fixed_cells true | false]
[-respect_keepout]
```

## add to collection

Adds objects to a collection, resulting in a new collection. The base collection remains unchanged.

```
collection add_to_collection
base_collection
object_spec
[-unique]
```

#### add\_to\_rp\_group

Adds a cell, hierarchical group, or keepout to an existing relative placement group.

#### Leaf Cells:

```
status add_to_rp_group
rp_groups
-leaf cell_name
[-column integer]
[-row integer]
[-pin_align_name pin_name]
[-orientation direction]
[-alignment bottom-left | bottom-right]
```

#### **Hierarchical Groups:**

```
status add_to_rp_group
rp_groups
-hierarchy group_name
[-instance instance_name]
[-column integer]
[-row integer]
[-alignment bottom-left | bottom-right]
```

#### **Keepouts:**

```
status add_to_rp_group
rp_groups
-keepout keepout_name
[-column integer]
[-row integer]
[-width integer]
[-height integer]
[-type hard | soft | space]
```

#### adjust\_fp\_floorplan

Adjusts an existing floorplan.

#### **Equivalent Scheme command:**

axAdjustFloorPlan

```
status adjust_fp_floorplan
[-core_aspect_ratio real]
[-core_utilization real]
[-core_width real]
[-core_height real]
[-number_rows int]
[-die_width real]
[-die_height real]
[-use_vertical_row sbool]
[-no_double_back sbool]
[-start first row sbool]
[-flip_first_row sbool]
[-row_core_ratio real]
[-left io2core real]
[-right_io2core real]
[-bottom_io2core real]
[-top_io2core real]
[-min_pad_height sbool]
[-maintain_placement]
[-remove_filler_io]
[-die_origin point]
[-sm_utilization string_list]
[{-fc_periphery string | -fc_in_core
string } ]
```

# adjust\_fp\_io\_placement

Adjusts I/O pad placement.

# **Equivalent Scheme command:**

fphAdjustIOPlacement

```
int adjust_fp_io_placement
[-side l | r | t | b]
[-spacing float]
[-pitch float]
[-offset float]
[-undo]
[list of IO cells]
```

# adjust premesh connection

Connects the load pins in the specified clock tree or subtree either as mesh loads or as part of the premesh tree. If you specify the -premesh option, it balances the first-level loads of the premesh tree.

```
status adjust_premesh_connection
-root root_name
[-premesh | -exclude_pins list_of_pins]
[-operating_condition min | max | min_max]
```

#### alias

Creates a pseudo-command which expands to one or more words, or lists current alias definitions.

```
string alias
[name] [def]
```

# align fp pins

Physically aligns a set of soft macros (or black box) pins with a set of reference pin objects. These can be terminals or pins on hard macros, IO pad cells, standard cells, internal child hard macros, or another soft macro (or black box).

# **Equivalent Scheme commands:**

```
fphAlignHMPin, fphAlignSMPin
```

```
status align fp pins
[-reference object]
[-direction {left | right | top | bottom}]
[-fixed]
[-change_layer_width]
[-order_type {low_to_high | high_to_low |
net_connection } ]
[-align_with_child_hm_pins]
objects
```

#### align objects

Aligns one or more objects.

```
status align_objects
[{-anchor object | -parent |
-to value_point_rect}]
[-side alignment_side]
[-offset float]
[-resize]
[-keep_area]
[-ignore_fixed]
objects
```

#### all active scenarios

Lists the active scenarios available in memory.

```
string all_active_scenarios
```

#### all ao cells

Returns a collection of always-on cells available in the design.

```
collection all ao cells
```

#### all bounds of cell

Returns the collection of all bounds in the specified list of cells from the design.

```
collection all_bounds_of_cell
cell list
```

# all cells in bound

Returns the collection of all cells in the specified list of group bounds and move bounds from the design.

```
collection all_cells_in_bound
{bound_list}
```

#### all clocks

Returns a collection of all clocks in the current design.

```
collection all_clocks
```

#### all connected

Returns the objects connected to a net, port, pin, net instance, or pin instance.

#### **Equivalent Scheme command:**

```
dbGetConnectedObject
```

```
collection all connected
[-leaf] object
```

#### all connectivity fanin

Reports pins, ports, or cells in the fanin of specified sinks.

```
list all connectivity fanin
-to sink_list
[-startpoints_only]
[-only_cells]
[-flat]
[-levels count]
```

## all connectivity fanout

Returns a set of pins, ports, or cells in the fanout of the specified sources.

```
list all_connectivity_fanout
-from source list
[-endpoints_only]
[-only_cells]
[-flat]
[-levels count]
```

# all critical cells

Returns a collection of critical leaf cells in the top hierarchy of the current design.

```
collection all_critical_cells
[-slack_range range_value]
```

# all critical pins

Returns a collection of critical endpoints or startpoints in the current design.

```
collection all critical pins
[-type endpoint | startpoint]
[-slack_range_range_value]
```

#### all designs

Returns a collection containing all designs in the current design.

```
collection all_designs
```

#### all dont touch

Returns a collection of dont touch cells or nets from the current design or from the specified input collection.

```
collection all dont touch
-cells | -nets
[input_coll]
```

#### all drc violated nets

Returns a collection of DRC-violated nets from the current design or from the specified input collection.

```
collection all drc_violated_nets
-max_capacitance | -max_transition |
-max_fanout
[input_coll]
[-bound upper]
[-threshold threshold]
```

#### all fanin

Reports pins, ports, or cells in the fanin of specified sinks.

```
collection all fanin
-to sink list
[-startpoints_only]
[-exclude_bboxes]
[-break_on_bboxes]
[-only_cells]
[-flat]
[-levels count]
```

#### all fanout

Returns a set of pins, ports, or cells in the fanout of the specified sources.

```
collection all_fanout
-clock_tree
-from source_list
[-endpoints_only]
[-exclude_bboxes]
[-break_on_bboxes]
[-only_cells]
[-flat]
[-levels count]
```

#### all\_fixed\_placement

Returns the collection of all fixed-placement cells or ports in the design or from a list of objects in the input collection.

```
collection all_fixed_placement
-cells | -ports
[input_coll]
```

#### all\_high\_fanout

Returns a collection of high-fanout nets from the current design or from the specified input collection.

```
collection all_high_fanout
-nets
[-threshold value]
[input_coll]
[-through_buf_inv]
```

#### all\_ideal\_nets

Returns a collection of ideal nets from the current design or from the specified input collection.

```
collection all_ideal_nets
[input_coll]
```

#### all inputs

Returns a collection of input or input ports in the current design.

```
collection all_inputs
[-clock clock_name]
[-edge_triggered | -level_sensitive]
```

#### all isolation cells

Returns a collection of isolation cells available in the design.

```
collection all_isolation_cells
```

#### all level shifters

Returns a collection of level-shifter cells available in the design.

```
collection all level shifters
[-type els | simple]
```

#### all macro cells

Returns a collection of all macro cells in the design or from a list of objects in the input collection.

```
collection all macro cells
[input_coll]
```

#### all mtcmos cells

Returns a collection of MTCMOS cells available in the design.

```
collection all_mtcmos_cells
[-type coarse | fine]
```

# all objects in bounding box

Returns the collection of all cells and/or nets in the specified bounding box in the design or from a list of objects in the input collection.

```
collection all_objects_in_bounding_box
-cells | -nets
[-phys_cells]
-coordinates { llx lly urx ury}
[-flat]
[input_coll]
```

#### all outputs

Returns a collection of output or inout ports in the current design.

```
collection all outputs
[-clock clock_name]
[-edge_triggered | -level_sensitive]
```

# all physical only cells

Returns a collection of all physical-only (filler) cells in the design or from a list of objects in the input collection.

```
collection all physical only cells
[-lib_cells lib_list | -cell_name list]
[-coordinates { llx lly urx ury} ]
[input coll handle]
```

# all\_physical\_only\_nets

Returns a collection of all physical-only nets in the design or from a list of objects in the input collection.

```
collection all physical only nets
[input_coll]
```

# all\_physical\_only\_ports

Returns a collection of all physical-only ports in the design or from a list of objects in the input collection.

```
collection all physical only ports
[input_coll]
```

#### all registers

Returns a collection of sequential cells or pins in the current design.

```
collection all_registers
[-no_hierarchy]
[-clock clock_name]
[-rise clock rise clock name]
[-fall_clock fall_clock_name]
[-cells]
[-data_pins]
[-clock_pins]
[-slave_clock_pins]
[-output_pins]
[-inverted_output]
[-level_sensitive | -edge_triggered]
[-master_slave]
```

#### all\_rp\_groups

Returns a collection of specified relative placement groups and all groups in their hierarchy.

```
collection all rp groups
[rp_groups]
```

# all rp hierarchicals

Returns a collection of hierarchical relative placement groups that contain specified groups in their hierarchy. The specified groups can be either included or instantiated in their parent group.

```
collection all_rp_hierarchicals
[rp_groups]
```

# all rp inclusions

Returns a collection containing of hierarchical relative placement groups that include the specified groups.

```
collection all_rp_inclusions
[rp_groups]
```

#### all rp instantiations

Returns a collection of hierarchical relative placement groups that instantiate specified groups.

```
collection all_rp_instantiations
[rp_groups]
```

#### all rp references

Returns a collection of relative placement groups that directly contain the specified cells, which are either leaf cells or hierarchical cells that contain instantiated relative placement groups.

```
collection all_rp_references
[cell_list]
[-design design_name]
```

#### all scenarios

Lists all defined scenarios available in memory.

```
string all_scenarios
```

#### all size only cells

Returns the collection of cells that have been specified size\_only attribute on them.

```
collection all_size_only_cells
cell list
```

# all\_spare\_cells

Returns a collection of all spare cells in the design or from a list of objects in the input collection.

```
collection all_spare_cells
[input_coll]
```

#### all threestate

Returns a collection of threestate cells or nets.

```
collection all_threestate
-nets
[input_coll]
```

#### all tieoff cells

Returns a collection of all tie-off cells in the current design or in the input collection.

```
collection all_tieoff_cells
```

#### allocate fp budgets

Performs proportional timing budgeting.

#### **Equivalent Scheme command:**

fphTimingBudgeting

#### allocate fp budgets

```
[-black_box_cells bb_cells_list]
[-fixed_delay_objects objects]
[-file_format_spec file_format_string]
[-no_interblock_logic]
[-cells budget_cell_names]
[-incremental]
[-advanced]
[-no_split]
[-create_qtm_models [-qtm_model_path
output_directory]]
```

#### analyze fp rail

Analyzes a complete or partial power network for voltage (IR) drop and electromigration (EM) on the specified power and ground nets.

#### Equivalent Scheme command: fphAnalyzeRail

```
status analyze fp rail
-nets nets
[-power_budget power]
[-analyze_power]
[-voltage supply voltage]
[-pad_masters pad_masters]
[-read_pad_instance_file_file_name]
[-read_pad_master_file file_name]
[-use_pins_as_pads]
[-top_level_only]
[-create_virtual_rails layer]
[-ignore_blockages]
[-ignore_conn_view_layers layer]
[-read_power_compiler_file file_name]
[-read_prime_power_file file_name]
[-read_default_power_file file_name]
[-output_directory directory_name]
```

#### analyze\_fp\_routing

Analyzes the existing global routing to determine where nets cross plan groups or voltage areas boundaries. Creates feedthroughs on plan groups or on hierarchical modules that belong to voltage areas. In the case of plan groups, records the location, level, and direction of the pins (including feedthrough pins) that are implied by the routing.

#### **Equivalent Scheme command:**

fphAnalyzeRouting

```
int analyze_fp_routing
[-output_feedthrough_nets {plan_groups |
voltage_areas}
[-finalize_pins_feedthroughs {plan_groups |
voltage_areas}]
[-include_flip_chip_style_connections]
```

#### analyze rail

Performs the targeted rail analyses on the specified nets. This command generates data needed to run PrimeRail and constructs a script that runs PrimeRail within the IC Compiler session. This command enables three target analyses: power and ground network integrity analysis, voltage drop analysis, and electromigration analysis. A previously generated PrimeRail command script can also be used to drive the rail analysis.

```
status analyze rail
nets
[-integrity]
[-voltage_drop]
[-electromigration]
[-primerail_script_file pr_script]
[-script_only]
```

#### analyze subcircuit

Invokes circuit simulation on a subcircuit of the current design. This command is suitable for analyzing clock meshes.

```
status analyze_subcircuit
[-name string]
[-to net_or_pins]
[-analysis_mode max | min | max_then_min]
[-effort low | medium | high]
[-simulator name_of_simulator]
[-spice header files list of files]
[-driver_subckt_files list_of_files]
[-starrcxt_map_file file_name]
[-configuration
list_of_scenario_configurations]
[-output_directory directory]
[-input_rise_transition transition_time]
[-input_fall_transition transition_time]
[-period pulse_duration]
[-clock clock name]
[-no_extraction]
[-from pins]
[-tie_high pins_or_nets]
[-tie_low pins_or_nets]
[-zero_resistance nets]
[-reset_annotation]
[-purge_all_annotations]
[-projected_loads load_configuration]
[-projected_drivers driver_configuration]
[-projected_input_skew
input_skew_configuration]
[-probe_wires net]
[-verbose]
[-starrcxt_nxtgrd_file ]
```

# append to collection

Adds objects to the collection in the specified variable. The variable is updated.

```
collection append_to_collection
var_name
object_spec
[-unique]
```

#### apropos

Searches the command database for a pattern.

```
string apropos
[-symbols only]
pattern
```

#### archive\_design

Archives the given design(s) to a new location.

```
status archive design
-source library_path
-design design_names
-archive archive_directory
[-complete]
[-overwrite]
```

#### assign flip chip nets

Creates or reconnects nets between flip chip drivers to bumps.

#### **Equivalent Scheme command:**

fcDriverBumpMatch

```
status assign flip chip nets
[-personality_type personality_type_list]
[-prefix prefix]
[-uniquify num_to_uniquify]
[-ecol
```

# balance inter clock delay

Performs interclock delay balancing.

# **Equivalent Scheme command:**

astCTOInterClocksBalance

```
status balance_inter_clock_delay
[-clock_trees list_of_clocks]
[-max_target_delay float_value]
[-operating_condition min | max | min_max]
```

#### break

Immediately exits a loop structure.

#### calculate caa based yield2db

Calculate critical area analysis based yield and add it into db library.

```
status calculate_caa_based_yield2db
library_name/db_file_name
-particle_distr_func_file file_name]
[-data_kit_type tsmc | tsmc_encr]
[-layer_alias_dsd_format {x_y_z_r_t}]
[-output db file name]
```

#### cd

Changes the current directory.

```
int cd
[directory]
```

# change\_fp\_soft\_macro\_to\_black\_box

Converts the specified soft macros to black boxes.

#### **Equivalent Scheme command:**

```
fphSoftMacroToBlackBox
```

```
status change_fp_soft_macro_to_black_box
black_boxes
```

# change link

Changes the design to which a cell is linked.

```
status change link
object_list
design name
[-all instances]
```

# change\_macro\_view

Changes the view of the macro that is used.

# **Equivalent Scheme command:**

```
aprReplaceChildCell
```

```
status change_macro_view
-reference cell_reference_name
-view view_name
[-quiet]
```

#### change names

Changes the names of ports, cells, and nets in a design.

```
integer change_names
[-rules name_rules]
[-hierarchy]
[-verbose]
[-names_file names_file]
[-log_changes log_file]
[-restore]
[-dont_touch object_list]
[-instance instance]
[-new_name new_name]
```

#### change\_selection

Changes the selection in the GUI, taking a collection of objects and changing the selection according to the type of change specified.

Equivalent Scheme command: geWindowSelect

```
int change_selection
[-name slct_bus]
[-replace]
[-add]
[-remove]
[-togale]
[-type object_type]
[-clock_trees clock_tree_list]
collection
```

# change selection no core

Indicates that objects had no core representation

```
change selection no core -name Slct
[-add]
[-remove]
-type Type
-names NameList
```

# change\_selection\_too\_many\_objects

Indicates that too many objects were involved in selection change

```
change_selection_too_many_objects -name Slct
[-add]
[-remove]
```

#### change tie connection

Changes tie connection of the specified signal pins and ports.

```
status change_tie_connection
[-net net]
-port port_list
-pin pin list
```

#### characterize

Captures information about the environment of specific cell instances, and assigns the information as attributes on the design to which the cells are linked.

```
int characterize
cell list
[-no_timing] [-constraints]
[-connections] [-power]
[-verbose]
```

#### check clock tree

Checks the clock trees of the current design for common problems that can adversely impact clock tree synthesis.

```
status check clock tree
[-clocks clock list]
```

# check\_design

Checks the current design for consistency.

```
status check_design
[-summary]
[-no_warnings]
[-one_level]
[-multiple_designs]
[-no_connection_class]
[-post_layout | -only_post_layout]
```

## check error

Prints extended information on errors from last command.

```
int check_error
[-verbose] [-reset]
```

#### check fp budget result

Performs post-budgeting timing analysis.

```
status check fp budget result
[-blocks block]
[-pins pin]
-file_name output_design_report
```

# check fp pin alignment

Checks the soft macro pin alignment QoR.

#### **Equivalent Scheme command:**

fphCheckSMPinAlignment

```
status check fp pin alignment
[-detour]
[-tolerance real]
[-report_nets]
[-nets collection]
```

# check\_fp\_pin\_assignment

Performs pin placement checks.

# Equivalent Scheme command: fphCheckSMPin

```
status check fp pin assignment
[-pin_spacing]
[-pin_preroute_spacing]
[-shorts]
[-no_stacking]
[-layers]
[-layers_pg]
[-wiretrack]
[-missing]
[-missing_pg]
[-single pin]
[-off_edge]
[-outside_pin_guide]
[-block_level]
[-nets net_collection]
[objects]
```

#### check fp rail

Checks the integrity of the power network created by power network synthesis, early in the design planning stage.

```
status check_fp_rail
-nets nets
[-ring]
[-floating_segment]
[-power switch connection]
```

#### check\_fp\_timing\_environment

Performs timing environment analysis.

#### **Equivalent Scheme command:**

fphCheckTimingEnvironment

```
integer check_fp_timing_environment
[-block_pin_stats]
[-unbudgetable_pins]
[-unconstrained_pins]
[-exception_pins]
[-static_logic_pins]
[-delay_violators percent]
[-num_pin_connections connections]
[-block name string]
[-pin_name string]
[-zero_wire_delay slack_percent]
[-bottleneck slack limit]
[-bottleneck_max_cell num_cells]
[-bottleneck_no_vipo]
[-vipo_timing slack_percent]
[-format_report]
```

#### check isolation cells

Reports the existing isolation cells in the current design. It also reports if any isolation cell is redundant or might be required.

```
status check_isolation_cells
[-input]
[-output]
[-inside]
[-outside]
[objects]
```

#### check legality

Checks the legality of the current placement.

## **Equivalent Scheme commands:**

```
axgPlaceCheck, axgVAConsistencyCheck
int check_legality
[-verbose]
```

#### check level shifters

Checks the design for all existing level shifters and nets against the specified level shifter strategy and threshold.

```
status check level shifters
[-verbose]
```

#### check license

Checks the availability of a license for a feature.

```
status check license
feature list
```

#### check mpc

Checks the result of the minimum physical constraints options on the design after running the design through the minimum physical constraints flow.

```
int check mpc
[-macros]
[-ports]
[-conflicting]
[-verbose]
[object_list]
```

# check mv design

Checks for violations in a multivoltage design.

```
status check_mv_design
[-verbose]
[-isolation]
[-target_library_subset]
[-opcond mismatches]
[-connection_rules]
[-level_shifters]
[-power nets]
[-max_messages message_count]
```

#### check noise

Checks whether there are necessary data available to run noise analysis in the current design.

```
status check noise
[-verbose]
[-nosplit]
[-include check_list]
```

#### check physical constraints

Checks the physical constraints and provides feedback about possible errors in input.

```
int check physical constraints
[-narrow_placement_area no_of_sites]
[-rc_check rc_variation_margin]
[-verbose]
[-analyze_legality [-nworst
no_of_worst_cells]
[-design]
[-lib_cell lib_cell_name]]
```

#### check physical design

Checks the readiness of the current design for IC Compiler.

```
status check physical design
-stage stage_value | -input_log log_file
[-output directory]
[-display]
```

#### check route

Checks and reports the violations of a routed design.

```
status check route
[-drc]
[-opens]
[-antenna]
[-top_layer_probe_constraints]
[-num_cpus num]
```

#### check routeability

Verifies that the current design is routeable.

# **Equivalent Scheme commands:**

```
axgCheckDesignForRoute,
axgCheckWireTrack
integer check_routeability
[-error_cell cell_name]
```

#### check\_rp\_groups

Checks the relative placement constraints and reports the failures.

```
collection check_rp_groups
{rp_groups | -all}
[-output filename]
[-verbose]
```

#### check scan chain

Allows scan chain structural consistency checking based on the scan chain information stored in the current design.

```
status check_scan_chain
[-chain_name name of the scan chain string]
```

# check target library subset

Checks and prints out the inconsistent settings among target library, target library subset, and operating conditions.

```
status check_target_library_subset
```

#### check timing

Checks for possible timing problems in the current design.

#### **Equivalent Scheme command:**

```
astTimingDataCheck
```

```
status check timing
[-overlap_tolerance minimum_distance]
[-override_defaults check_list]
[-multiple_clock]
[-retain]
[-include check list]
[-exclude check_list]
```

## check tlu plus files

Checks the files used for TLUPlus extraction.

```
status check_tlu_plus_files
```

#### clock opt

Performs clock tree synthesis, routing of clock nets, extraction, optimization, and hold-time violation fixing on the design. There is also an option to execute interclock delay balancing.

```
status clock_opt
[-only_psyn]
[-fix_hold_all_clocks]
[-inter_clock_balance]
[-update_clock_latency]
[-operating_condition min | max(default) |
min maxl
[-only_cts]
[-optimize dft]
[-no_clock_route]
[-only_hold_time]
[-area recovery]
[-size_only]
[-in_place_size_only]
[-power]
```

#### close distributed route

Closes all of the sockets and shuts down the daemons.

### **Equivalent Scheme command:** jpClose

```
integer close distributed route
```

#### close mw cel

Closes the specified Milkyway designs.

### Equivalent Scheme command: geCloseCell

```
status close mw cel
[-save]
[-all_views]
[-all_versions]
[mw cel list]
```

### close mw lib

Closes the current Milkyway library.

#### Equivalent Scheme command: geCloseLib

```
status close_mw_lib
[-save]
```

## commit fp group block ring

Commits the power ground group block ring and/or straps based on the results from the create fp group block ring command.

```
status commit_fp_group_block_ring
```

# commit\_fp\_plan\_groups

Transforms the specified plan groups into soft macros.

# **Equivalent Scheme command:**

```
fphCommitHierarchy
```

```
status commit_fp_plan_groups
[-push_down_power_and_ground_straps]
[-new_top_cell new_cell_name]
[plan groups]
```

### commit fp rail

Commits the power network (power/ground wires and vias) based on power network synthesis (PNS) results.

Equivalent Scheme command: fphCommitRail

```
int commit_fp_rail
```

### commit skew group

Checks the skew groups defined in the design for common problems that can adversely impact clock tree synthesis. If no problem is found, the command modifies clock tree structure to isolate skew groups.

```
status commit skew group
[-check_only]
```

### compare collections

Compares the contents of two collections. If the same objects are in both collections, the result is 0 (zero), like string compare. If they are different, the result is nonzero. The order of the objects can optionally be considered.

```
int compare collections
[-order_dependent]
collection1
collection2
```

## compare\_delay\_calculation

Compares the Arnoldi-based delays with the Elmore delays in the current design.

```
integer compare_delay_calculation
[-verbose]
[-ccs]
```

### compare interface timing

Compares two write\_interface\_timing reports.

```
int compare_interface_timing
ref timing file
cmp_timing_file
[-output file_name]
[-absolute_tolerance atol_list]
[-nosplit]
[-significant_digit digits]
```

### compare lib

Performs a cross-reference check between a technology library and a symbol library or between a technology library and a physical library.

```
int compare_lib
library1
library2
```

### compare\_rc

Compares annotated capacitance with estimation capacitance.

```
int compare rc
[-bound max_float_capacitance]
[-min]
[-net net_list]
[-threshold min_float_capacitance]
[-worst_nets integer_nets]
```

# compile clock tree

Builds a clock tree based on the clock tree definition.

## Equivalent Scheme command: astCTS

```
status compile clock tree
[-clock_trees name_or_source_pin_list]
[-config_file_read_read_filename]
[-config_file_write write_filename]
[-operating_condition min | max | min_max]
[-high_fanout_net net_or_pin_list
[-sync_phase rise | fall | both]]
```

### compile fp clock plan

Compiles clock trees inside a plan group and builds clock trees at the top level according to the plan group's result.

## **Equivalent Scheme commands:**

```
fphAddAnchors, fphTcp
status compile fp clock plan
[-operation_cond min | max(default) |
min_max]
[-anchor_only]
[-parallel]
```

### compile\_premesh\_tree

Invokes clock tree synthesis on a net that is driving a clock mesh.

```
status compile_premesh_tree
-clock_tree name_or_root_pin
```

## compute\_polygons

Returns a list of polygons that cover the areas according to the Boolean operation type.

```
list compute_polygons
-boolean type
polygon1
polygon2
```

## connect net

Connects the specified net to the specified pins or ports.

## Equivalent Scheme command: dbConnect

```
status connect_net
net object_list
```

## connect pin

Connects pins or ports at any level of hierarchy.

```
int connect pin
-from from object
-to to_list
-port_name port_name
-verbose
```

### connect power switch

Connects switch pins of the power switches in the design.

```
int connect_power_switch
-source object
-port_name port_name
-mode hfn | daisy
[-ack_out object]
[-ack_port_name port_name]
[-direction horizontal | vertical]
[-verbose]
[-voltage_area list]
[-object_list objects]
[-lib_pin library_pin_names]
```

## connect\_spare diode

Uses the spare diode ports found in the design to fix antenna violations.

```
status connect_spare_diode
[-exclude_nets collection_of_nets]
[-antenna_check_engine internal | hercules]
[-internal_check_option all |
top_layer_only]
[-routing skip | route]
[-distance distance_number]
[-signal_route_options ignore_lower_layers |
include_lower_layers |
include_all_lower_layers | advanced]
[-max_ratio_number]
```

## connect supply net

Connects the supply net to the specified supply ports and pins. This command is supported only in UPF mode.

```
status connect_supply_net
supply_net_name
-ports list
```

#### connect tie cells

Instantiates tie-high and tie-low cells and connects them to the specified cell ports.

```
status connect_tie_cells
-objects {object_coll}
-obj_type port_inst | cell_inst | lib_cell
[-tie_high_lib_cell lib_cell]
[-tie_low_lib_cell lib_cell]
[-tie_highlow_lib_cell lib_cell]
[-tie_high_port_name port]
[-tie_low_port_name port]
[-max_fanout number]
[-max_wirelength number]
[-incremental true | false]
```

#### continue

Begins the next loop iteration.

### convert\_from\_polygon

Fracture a polygon into a list of rectangles, which are mutually exclusive.

```
list convert_from_polygon
polygon
[-format format]
```

## convert mw lib

Converts a Milkyway library's cell data.

```
status convert_mw_lib
mw lib
[-cell_name cell_name]
[-all]
[-previous]
```

## convert\_to\_polygon

Returns a polygon from any supported object.

```
list convert_to_polygon
[-quiet]
object_spec
```

## convert\_wire ends

Converts the currently opened cell's signal wire ends.

```
status_value convert_wire_ends
```

### convert wire to pin

Converts wires to pins for either all nets or specified nets in the selected wire set.

```
status convert_wire_to_pin
[-net_names net_names]
objects
```

### copy collection

Duplicates the contents of a collection, resulting in a new collection. The base collection remains unchanged.

```
collection copy_collection
collection1
```

### copy floorplan

Copies floorplan data from a specified design to the current design in a Milkyway design library.

```
status copy_floorplan
[-library design_library_name]
-from design name
[-macro]
[-filler]
[-pad]
[-power_plan]
[-verbose]
[-incremental]
```

# copy\_mim

Copies cell placement, blockages, or shape from one multiple instantiated module (MIM) plan group to others in same group.

```
status copy mim
[-type placement | blockage | boundary]
[-restore_placement]
collection
```

### copy mw cel

Copies Milkyway designs from a source design library to a target design library.

### Equivalent Scheme command: geCopyCell

```
status copy_mw_cel
-from source mw cel name
[-to target_mw_cel_name]
[-from library source library name]
[-to_library target_library_name]
[-hierarchy]
[-check_only]
[-overwrite]
```

### copy\_mw\_lib

Copies a Milkyway library to another location.

### Equivalent Scheme command: cmCopyLib

```
status copy mw lib
[-from mw_lib | -from_lib_id lib_id]
-to lib_name
```

## copy\_objects

Copies one or more objects.

### Equivalent Scheme command: geCopy

```
new_objects copy_objects
[-delta vector]
[-to point]
[-use_same_net]
objects
```

## count drc violations

Returns the number of design rule constraint (DRC) violations.

```
int count drc violations
[-intersect bbox]
[-ignoring bbox]
[-include_types types]
[-ignore_types types]
[-include_layers layers]
[-ignore_layers layers]
[-use_new_drc]
[-drc_cell_name drc_cell_name]
[-return_error_type]
[-verbose]
```

### cputime

Reports the CPU time in seconds.

```
int cputime
[-all]
[-verbose]
```

#### create auto shield

Performs automatic shield routing.

### **Equivalent Scheme command:**

axgAutoShieldRoute

```
status create_auto_shield
[-with_ground net_name]
[-nets collection of nets]
[-ignore_shielding_net_pins]
[-ignore_shielding_net_rails]
[-coaxial below]
[-coaxial_above]
```

#### create base array

Creates a base array record in the design.

### **Equivalent Scheme commands:**

```
axCreateBaseArrayRecord,
dbCreateBaseArrayRow
```

```
status create base array
[-tile_name tile_name]
-coordinate rectangle
[-direction direction]
```

# create boundary

Creates a boundary for a design or library cell.

# **Equivalent Scheme command:**

```
dbCreateCellBoundary
```

```
status create_boundary
[-coordinate rectangle
 -poly {point point ...}
 -by_terminal]
[-core]
[-left_offset l_offset]
[-right_offset r_offset]
[-top_offset t_offset]
[-bottom_offset b_offset]
[-lib_cell_type type
```

#### create bounds

Creates a fixed move bound or floating group bound in the design.

### **Equivalent Scheme command:**

fphCreateMovebounds

```
int create bounds
[-name bound_name]
[-coordinate { llx1 lly1 urx1 ury1 ... } ]
[-dimension {width height}]
[-effort low | medium | high | ultra]
[-type soft | hard]
[-exclusive]
[-color range_0_to_63]
[-cycle_color]
object_list
```

#### create buffer tree

Creates a buffer tree for the specified driver pins and nets.

### **Equivalent Scheme commands:**

```
astFanoutSetup, astHFCTS,
pdsHFNOptimization
status create buffer tree
[-from pin_net_list]
[-net_scope]
[-no_legalize]
```

### create cell

Creates cells in the current design or its subdesigns.

# Equivalent Scheme command: geAddCell

```
int create_cell
cell list
reference name
```

#### create clock

Creates a clock object and defines its waveform in the current design.

```
status create_clock
[-name clock_name]
[-add]
[source_objects]
[-period period_value]
[-waveform edge_list]
```

#### create clock mesh

Creates a grid of horizontal and vertical straps that are joined by vias for clock mesh implementation.

```
status create clock mesh
[-net net]
[-layers hor_ver_list]
[-num_straps hor_ver_list | pitches
hor_ver_list
  -max_pitches hor_ver_list
  -relative_pitches hor_ver_list]
[-widths hor_ver_list
 -relative_widths hor_ver_list]
[-keepouts list_of_points]
[-ring]
[-bounding_box rectangle]
[-lower_left hor_ver_list]
[-upper_right hor_ver_list]
[-max_displacement hor_ver_list]
[-load net_or_pins]
[-avoid instances]
[-no_snap]
[-check_only]
[-remove_display]
[-verbose]
[-offset hor_ver_list]
[-full_pitch_perimeter]
[-pitches ]
```

## create command group

Creates a new command group.

```
string create_command_group
group_name
```

#### create connview

Automatically invoke Hercules connectivity engine to generate connectivity (CONN) view and current source files (CSF) for nonstandard cells. The generated CONN view and CSF files can be used during IR drop analysis.

```
status create connview
-library library_name
-design design name
[-power_nets net_names]
[-ground_nets net_names]
[-generate_csf]
[-skip_via mask_names]
[-connview_skip_cell cell_names]
[-csf_skip_cell cell_names]
[-layer_text mask_names_text]
```

### create\_differential\_group

Defines a differential group for nets.

### **Equivalent Scheme commands:**

axgDefineDifferential

```
status create_differential_group
-group group_name
-nets {collection_of_nets}
```

## create drc error

Creates an error record.

```
collection create_drc_error
-type error_type
[-status error_status]
[-info description]
[-error_view mw_error_view]
[-details details]
```

### create drc error type

Creates an error type record. Each error object must be associated with one and only one error type record.

```
integer create_drc_error_type
-name type_name
[-class type_class]
[-info description]
[-status error status]
[-level err_type_level]
[-error view mw error view]
```

### create\_edit\_group

Creates a new edit group from the specified objects.

```
collection create_edit_group
[-name group_name]
objects
```

### create\_fp\_block\_shielding

Creates signal shielding for plan groups and soft macros.

## **Equivalent Scheme command:**

fphCreateHierSignalShielding

```
status create_fp_block_shielding
[-inside_boundary]
[-outside_boundary]
[-side_list {left | right | top | bottom}]
[-metal_layers layer_list]
[-shielding_width factor_or_distance]
[-width in microns]
[-tie_to_net net]
[-block_level]
[objects]
```

### create fp blockages for child hardmacro

fphCreateBlkgFromSMHardmacro

Creates routing blockages for hard macros within soft macros.

### **Equivalent Scheme command:**

```
status
create_fp_blockages_for_child_hardmacro
list_of_softmacros
```

### create fp group block ring

Creates a block ring for a group of hard macro blocks.

```
status create fp group block ring
-nets nets
[-horizontal_ring_layer layer]
[-horizontal_ring_offset offset]
[-horizontal_ring_spacing spacing]
[-horizontal_ring_width width]
[-vertical_ring_layer layer]
[-vertical_ring_offset offset]
[-vertical_ring_spacing spacing]
[-vertical_ring_width width]
[-horizontal strap width width]
[-horizontal_strap_layer layer]
[-vertical_strap_width width]
[-vertical_strap_layer layer]
[-output_directory directory]
[-skip_strap]
```

## create fp pins

Creates pins for the specified list of child ports.

## **Equivalent Scheme commands:**

```
fphAddSMBusPin, fphAddSMPin,
fphCreateCustomSMPins, fphCreateSMPins
```

```
pins create_fp_pins
[-side side_num_or_name]
-layer layer
[-width width]
[-step step_num]
{-at location | -offset offset}
child_ports
```

## create fp placement

Places hard macros and leaf cells.

### Equivalent Scheme command: fphPlaceDesign

```
int create_fp_placement
[-effort low | high]
[-max_fanout positive_integer]
[-no_hierarchy_gravity]
[-no_legalize]
[-incremental placement_string]
[-congestion_driven]
[-timing_driven]
[-num_cpus number_of_cpus]
[-plan_groups collection_of_plan_groups]
[-voltage_areas collection_of_voltage_areas]
[-optimize_pins]
[-ignore_scan]
[-write_placement_blockages]
```

## create fp plan group padding

Creates padding for the specified plan groups.

### **Equivalent Scheme command:**

fphPadPlangroups

```
status create_fp_plan_group_padding
[-internal_widths {left right top bottom}]
[-external_widths {left right top bottom}]
[plan_groups]
```

## create fp virtual pad

Creates virtual power or ground pads for power network analysis and power network synthesis.

## **Equivalent Scheme command:**

fphAddVirtualPad

```
status create_fp_virtual_pad
[-nets string]
[-layer string]
[-point \{x y\}]
[-load_file string]
[-save_file string]
```

### create generated clock

Creates a generated clock object.

```
string create_generated_clock
[-name clock_name]
[-add]
source_objects
-source master_pin
[-master_clock clock]
[-divide_by divide_factor
 -multiply_by multiply_factor]
[-duty_cycle percent]
[-invert]
[-preinvert]
[-edges edge_list]
[-edge_shift_edge_shift_list]
[-combinational]
```

#### create ilm

Creates an interface logic model (ILM) for the current design.

### Equivalent Scheme command:

hdpCreateModels

```
status create_ilm
[-identify_only]
[-extract_only]
[-ignore_ports port_list]
[-no_auto_ignore]
[-latch_level levels]
[-keep_macros]
[-keep_boundary_cells]
[-keep_full_clock_tree]
[-include_side_load boundary | all | none]
[-traverse_disabled_arcs]
[-compact none | output | all]
[-case_controlled_ports port_list]
[-must_connect_ports port_list]
[-keep_parasitics]
[-include_xtalk]
[-include_all_logic]
[-scenarios scenario_list]
[-verbose]
```

### create ilm models

Creates interface logic models (ILMs) for the specified macros of the design.

```
status create_ilm_models
[-no_auto_ignore]
[-latch_level levels]
[-keep_full_clock_tree]
[-keep_parasitics]
[-verbose]
[-include_xtalk]
[-include_all_logic]
[-compact none | output | all [-in_context]]
[-scenarios scenario_list]
macro_reference_list
```

### create lib track

Creates wire tracks for a library.

```
status create_lib_track
[-lib lib name]
[-tile tile_name]
[-dir dir_list]
[-offset offset_list]
```

#### create macro fram

Extracts blockage, pin and via information of an import macro cell.

### Equivalent Scheme command: geNewMakeMacro

```
integer create_macro_fram
[-library_name library_name]
[-cell_name cell_name]
[-preserve_all_metal_blockage]
[-routing_blockage_output_layer metBlk |
rGuide | zeroG]
[-treat_all_blockage_as_thin_wire]
[-treat_metal_blockage_as_thin
{collection_of_layers}]
[-extract_blockage_by_block_core_with_margin
{collection_of_layer_value}]
[-extract_blockage_by_merge_with_threshold
{collection_of_layer_value}]
[-identify_macro_pin_by_pin_text]
[-extract_pin_connectivity_through
{collection_of_layers}]
[-poly_pin_text_layers { list_of_layers}]
[-m1_pin_text_layers {list_of_layers}]
[-m2_pin_text_layers { list_of_layers} ]
[-m3_pin_text_layers { list_of_layers} ]
[-m4_pin_text_layers { list_of_layers}]
[-m5_pin_text_layers { list_of_layers} ]
[-m6_pin_text_layers {list_of_layers}]
[-m7_pin_text_layers { list_of_layers} ]
[-m8_pin_text_layers {list_of_layers}]
[-m9_pin_text_layers { list_of_layers} ]
[-m10_pin_text_layers {list_of_layers}]
[-m11_pin_text_layers { list_of_layers}]
[-m12_pin_text_layers { list_of_layers}]
[-m13_pin_text_layers {list_of_layers}]
[-m14_pin_text_layers { list_of_layers}]
[-m15_pin_text_layers {list_of_layers}]
[-pin_must_connect_area_layer_number
{collection_of_layer_value}]
[-auto_pin_must_connect_area_threshold
{collection_of_layer_value}]
[-extract via within pin area only]
[-extract_via_on_layer
{collection_of_layers}]
```

#### create mw cel

Creates a Milkyway design.

### Equivalent Scheme command: geCreateCell

```
status create mw cel
[-view CEL | FRAM | FILL | err | ILM]
[-verbose]
mw cel name
```

#### create mw lib

Creates a Milkyway library.

### Equivalent Scheme command: cmCreateLib

```
status create_mw_lib
[-technology_file_name]
[-plib plib_file_name]
[-hier_separator sep]
[-bus_naming_style style]
[-mw_reference_library lib_list]
[-reference_control_file rc_file_name]
[-open]
1 i bName
```

#### create net

Creates nets in the current design or its subdesign.

# Equivalent Scheme command: dbCreateNet

```
status create net
[-power | -ground | -tie_high | -tie_low]
net_list
```

### create net shape

Creates a new net shape.

### Equivalent Scheme commands: geAddPath,

geAddWire

```
collection create_net_shape
[-type wire | path | rect | poly]
-origin point
  -points list_of_points
  -bbox rect
  -boundary boundary
[-length real]
[-width real]
[-path_type square | round |
extend_half_width | octagon]
-layer layer
-net net_name
[-vertical]
[-route_type route_type]
[-datatype int]
[-avoid_short_segment]
```

#### create open drc error

Creates an error record of an error type in the "Open" type class.

```
collection create_open_drc_error
-type error_type
[-status error_status]
[-info description]
[-error_view mw_error_view]
[-net net]
[-details details]
```

# create\_open\_locator\_drc\_error

Creates an error record of an error type in the "OpenLocator" type class.

```
collection create_open_locator_drc_error
-type error_type
-point1 point
-point2 point
[-status error status]
[-info description]
[-net net]
[-referenced_drc_error drc_error]
[-error_view mw_error_view]
```

### create operating conditions

Creates a new set of operating conditions in a library.

```
int create_operating_conditions
-name name -library library_name
-process process_value
-temperature temperature_value
-voltage voltage_value
[-tree_type tree_type]
[-calc_mode calc_mode]
[-rail_voltages rail_value_pairs]
```

### create pad rings

Creates pad rings for pins in boundary pads.

### **Equivalent Scheme command:**

axgCreatePadRings

```
integer create_pad_rings
[-create all | pg | specified_net]
[-nets {collection_of_nets}]
[-route_pins_on_layer number_or_name]
[-min_shrink_routing_boundaries_for_all_
boundary_pads distance]
[-max_shrink_routing_boundaries_for_all_
boundary pads distancel
[-undo]
```

### create partition

Creates and manipulates partitions in a design through command-line specification, autopartitioning, or manual GUI-based changes.

```
status create partition
[-input_files files]
[-reset overrides | partition | keepouts |
[-auto_partition instance_count | area]
[-physical]
[-logical]
[-area sub_block_area]
[-internal_keepout keepout]
[-external_keepout keepout]
[-utilization block_utilization]
[-aspect_ratio float]
[-force]
[-output_dir dir_name]
[-create verilog_files | design |
top_level_floorplan]
[-verbose]
[module_name_list]
```

### create\_pg\_network

Creates or changea a power and ground network connecting multiple hierarchical cells.

```
status create pg network
[-net net
  -create_net net_name [-power
 -ground]]
[cell_list]
```

# create physical bus

Creates a physical bus with a list of nets.

```
collection create physical bus
name
-nets net_list
[-sort {ascending | descending | none}]
[-delimiter delimiter]
[-right_precedence]
[-quiet]
```

### create physical buses from patterns

Automatically groups nets into buses based on their net name and group size criteria.

```
status create_physical_buses_from_patterns
[-net_name_prefix string]
[-net_order ascending | descending]
[-minimum nets integer]
[-maximum_nets integer]
[-divider integer]
[-no_braces]
[-no_brackets]
[-no_angle_brackets]
[-no_underlines]
[-no_colons]
[-no_parentheses]
```

### create pin guide

Creates a pin guide for a plan group, or soft macro, or the current cell to constrain terminals generated by pin assignment to a specified bounding box.

### **Equivalent Scheme command:**

fphCreatePinGuide

```
pin_guide create_pin_guide
{-bbox bounding_box_rect
 -boundary rectilinear_boundary}
[-parents soft_macro_or_plan_group]
[-name pin_guide_name]
objects
```

### create placement

Performs coarse placement on the current design.

### Equivalent Scheme command: astPlaceDesign

```
int create placement
[-effort low | medium | high]
[-quick]
[-timing_driven]
[-congestion [-congestion_effort low |
medium | high]]
[-check_only]
[-num_cpus number_of_cpus]
[-mpc]
[-ignore_scan]
```

### create placement blockage

Creates a new placement blockage.

### **Equivalent Scheme commands:**

```
axgAddBlockage, axgAddSoftBlockage
```

```
status create placement blockage
-bbox rectangle
[-type {hard | soft | pin | hard_macro |
partial } ]
[-blocked_percentage percentage]
[-no_register]
[-blocked_layers layers]
[-name blockage_name]
```

# create\_plan\_groups

Creates instance plan groups in the design.

## Equivalent Scheme command: axgHierPlan

```
int create_plan_groups
[-coordinate {coordinates_list}]
[-rectangle rectangle_area]
[-polygon {polygon_area}]
[-dimension {width height}]
[-target_aspect_ratio aspect_ratio]
[-target_utilization utilization]
[-is_fixed]
[-color range_0_to_63]
[-cvcle color]
logic_cell_list
```

#### create\_port

Creates ports in the current design or its subdesign.

## Equivalent Scheme command: dbCreatePort

```
status create_port
port list
[-direction dir]
```

### create power domain

Creates a power domain, which provides a power supply distribution network.

#### **UPF Mode**

```
string create_power_domain
domain_name
[-elements list]
[-include_scope]
[-scope instance_name]
```

#### Non-UPF Mode

```
status create_power_domain
domain name
[-power_down]
[-power_down_ctrl object_list]
[-power_down_ack object_list]
[-object_list object_list]
```

#### create power straps

Creates power straps in a design.

### Equivalent Scheme command:

axgCreateStraps

```
status create_power_straps
-nets collection_of_nets | -undo
[-direction horizontal | vertical]
[-start_at distance]
[-layer number_or_name]
[-width distance]
[-configure groups_and_step |
groups_and_stop | step_and_stop | rows |
macros | groups_and_stop | step_and_stop |
rows | macros]
[-num groups int]
[-step distance]
[-stop distance]
[-pitch_within_group distance]
[-start_low_ends boundary | first_targets
coordinate | last_targets | first_targets |
coordinate | last_targets]
[-start low ends coordinate distance]
[-start_high_ends boundary | first_targets |
coordinate | last_targets | first_targets |
coordinate | last_targets]
[-start_high_ends_coordinate distance]
[-extend_low_ends to_first_target
to_boundary_and_generate_pins |
force_to_boundary_and_generate_pins | off |
to_boundary_and_generate_pins |
force_to_boundary_and_generate_pins | off]
[-extend_high_ends to_first_target |
to_boundary_and_generate_pins |
force_to_boundary_and_generate_pins | off |
to_boundary_and_generate_pins |
force_to_boundary_and_generate_pins | off]
[-num_placement_strap int]
[-increment_x_or_y distance]
[-special_via_rule
[-special_via_x_offset distance]
[-special_via_y_offset distance]
[-offset_both_sides_for_special_via]
[-special_via_x_size distance]
[-special_via_y_size distance]
[-special_via_x_step distance]
[-special_via_y_step distance]]
[-advanced_via_rules]
[-special_rules string]
[-look_inside_std_cells
```

```
[-std_cells collection_of_cells]]
[-keep_floating_wire_pieces]
[-ignore_cell_boundary]
[-clip_at_top_cell_boundaries]
[-do not merge targets]
[-optimize_wire_locations]
[-ignore_parallel_targets
[-define_parallel_targets_by_wire_directions
11
[-do_not_route_over_macros]
[-extend_for_multiple_connections
[-extension_gap distance]]
[-mark_as_std_cell_pin_connections |
-mark as ringl
[-num_cpu int]
```

#### create\_power\_switch

Creates a power switch at the specified power domain. This command is supported only in UPF mode

```
string create power switch
switch name
-domain domain name
-output_supply_port { port_name
supply_net_name}
-input_supply_port {port_name
supply_net_name}
-control_port {port_name net_name}
[-ack_port {port_name net_name
[{boolean_function}]}]
[-ack_delay {port_name delay}]
-on_state { state_name input_supply_port
{boolean_function}}
[-off_state {state_name {boolean_function}}]
```

### create\_power\_switch\_array

Adds header/footer cells into the design in an array pattern.

```
status create_power_switch_array
-lib_cell_lib_cell_or_power_switch
[-voltage_area voltage_area]
[-bounding_box rectangle]
[-relative_to_voltage_area]
[-design hierarchy_name]
-x_increment dx
-y_increment dy
[-start_row index]
[-start_column index]
[-snap_to_row_and_tile]
[-orientation \{N \mid W \mid S \mid E \mid FN \mid FE \mid FS \mid
FW}]
[-respect list]
[-pattern normal | staggered]
[-prefix prefix_name]
```

### create power switch ring

Creates multithreshold-CMOS cells around a voltage area or a macro, in a ring pattern, either full ring or part of ring. If the pattern is part of ring, specify the start point and end point on the boundary. The switch cells will be placed anti-clockwise.

```
status create_power_switch_ring
-switch_lib_cell lib_cells_or_power_switches
[-outer_corner_lib_cell
outer_corner_lib_cell_name]
[-inner_corner_lib_cell
inner_corner_lib_cell_name]
[-area_obj voltage_area_or_macro]
[-design hierarchy_name]
[-prefix string]
[-switch_orientation N | W | S | E | FN | FE
| FS | FW]
[-outer_corner_orientation N | W | S | E |
FN | FE | FS | FW]
[-inner_corner_orientation N | W | S | E |
FN | FE | FS | FW]
[-density float]
[-offset {f1 f2...}]
[-start\_point \{x\_y\}]
[-end\_point \{x\_y\}]
[-check_overlap]
[-filler_lib_cell {pattern}]
```

#### create preroute vias

Creates vias between specified layers.

### **Equivalent Scheme command:**

axgCreatePrerouteContacts

```
status create preroute vias
[-nets {collection_of_nets}]
[-buses list_of_bus_names]
[-from_layer number_or_name]
[-to_layer number_or_name]
[-from_object_strap]
[-from_object_user]
[-from_object_std_pin]
[-from_object_std_pin_connection]
[-from_object_macro_io_pin]
[-from_object_macro_io_pin_connection]
[-from_object_ring]
[-from_object_bus]
[-to_object_strap]
[-to_object_user]
[-to_object_std_pin]
[-to_object_std_pin_connection]
[-to_object_macro_io_pin]
[-to_object_macro_io_pin_connection]
[-to object ring]
[-to_object_bus]
[-connect_to_targets_on_all_layers_in_betwee
n]
[-ignore_parallel_targets]
[-do_not_merge_targets]
[-special_via_rule
[-special_via_x_offset distance]
[-special_via_y_offset distance]
[-offset both sides for special via]
[-special_via_x_size distance]
[-special_via_y_size distance]
[-special_via_x_step distance]
[-special_via_y_step distance]]
[-within {{ llx lly} {urx ury}}]
[-advanced_via_rules]
[-optimize_via_locations]
[-undol
[-mark_as strap | user_defined |
standard_cell_pin_connection |
macro_io_pin_connection | ring | bus]
```

#### create pst

Creates a power state table (PST), using a specific order of supply nets.

```
string create_pst
table_name
-supplies list
```

### create gor snapshot

Creates a QoR snapshot of timing, physical, constraints, clock, and power data on active scenarios and stores it in the location specified by the icc snapshot storage location variable.

NOTE: This is the new version of the create gor snapshot command that supports both multicorner-multimode designs as well as non-multicorner-multimode designs.

#### create\_qor\_snapshot

```
[-name name]
[-power]
[-clock_tree]
[-show_all]
[-save mw]
[-significant_digits digits]
```

## create\_qtm\_clock

Creates a guick timing model (QTM) clock port.

```
string create_qtm_clock
-type clock_type
clock list
```

### create qtm constraint arc

Creates a constraint arc for a quick timing model (QTM).

```
string create_qtm_constraint_arc
[-name arc_name]
[-setup] [-hold]
-from port_name [-to port_spec]
-edge triggering_edge
[-path_type name]
[-path_factor multiplication_factor]
[-value constraint_value]
[-input_transition_fall ftrans]
[-input_transition_rise rtrans]
```

### create\_qtm\_delay\_arc

Creates a delay arc for a guick timing model (QTM).

```
string create_qtm_delay_arc
[-name arc_name]
-from port_spec
-to port_spec
[-edge triggering_edge]
[-path_type path_type]
[-path_factor multiplication_factor]
[-value delay_value]
[-total_value total_value]
[-input_transition_fall ftrans]
[-input_transition_rise rtrans]
```

# create\_qtm\_drive\_type

Creates a drive type in a quick timing model (QTM).

```
string create_qtm_drive_type
-lib cell lib cell name
[-input_pin pin_name]
[-output_pin pin_name]
[-input_transition_rise rtrans]
[-input_transition_fall ftrans]
drive_type_name
[-lib_cell_input_transition
lib_cell_input_transition]
```

### create qtm generated clock

Creates a generated clock for a quick timing model (QTM).

```
string create_qtm_generated_clock
-source master_clock_name
[-divide_by divide_factor
 -multiply_by multiply_factor]
[-invert]
generated clock name
```

### create qtm insertion delay

Specifies the insertion delay on the clock port of a quick timing model (QTM).

```
string create qtm insertion delay
[-max]
[-min]
[-value insertion_delay]
port_list
```

### create qtm load type

Creates a load type for a quick timing model (QTM) description.

```
string create_qtm_load_type
-lib_cell name
[-input_pin pin_name]
load_type name
```

## create qtm model

Begins the definition of a quick timing model (QTM) description.

```
string create_qtm_model
model_name
```

# create\_qtm\_path\_type

Creates a path type in a quick timing model (QTM) description.

```
string create_qtm_path_type
-lib_cell name
[-input_pin pin_name]
[-output_pin pin_name]
[-fanout count]
path_type name
```

### create\_qtm\_port

Creates a quick timing model (QTM) port.

```
string create_qtm_port
-type port_type
port_list
```

### create\_rail\_setup

Creates a setup file and writes out necessary files for performing rail analysis in PrimeRail.

```
status create rail setup
[-sdc sdc file]
[-spef spef_file]
[-verilog verilog_file]
[-no_rc_extract]
[-hierarchy]
[-directory dir_name]
[-parasitic_corner min | max]
[-no_save]
[-upf string]
```

### create rectangular rings

Creates rectangular rings in the design.

### **Equivalent Scheme command:**

axgCreateRectangularRings

```
integer create_rectangular_rings
[-around core | specified |
specified_as_group |
all_macros_except_specified | rectangle]
[-cells {collection_of_cells}]
[-within {{ llx lly} {urx ury}}]
-nets {collection_of_nets}
[-skip_left_side]
[-skip_right_side]
[-skip_bottom_side]
[-skip top side]
[-left_segment_layer number_or_name]
[-right_segment_layer number_or_name]
[-bottom_segment_layer number_or_name]
[-top_segment_layer number_or_name]
[-left_segment_width distance]
[-right_segment_width distance]
[-bottom segment width distance]
[-top_segment_width distance]
[-offsets adjusted | absolute]
[-left_offset distance]
[-right_offset distance]
[-bottom_offset distance]
[-top_offset distance]
[-extend_11]
[-extend_lh]
[-extend_rl]
[-extend_rh]
[-extend_bl]
[-extend bh]
[-extend_t1]
[-extend th]
[-create_innermost_core_ring_conservatively]
[-ignore_parallel_targets]
[-advanced_via_rules]
[-extend_for_multiple_connections]
[-extension_gap distance]
-undo
```

### create rectilinear rings

Creates rectilinear rings in the design.

```
status create_rectilinear_rings
[-nets {collection of nets}]
[-around core | macros
all_macros_except_specified]
[-macro_cells {collection_of_macro_cells}]
[-offset {x_offset y_offset}]
[-layers {h_segment_layer_name
v_segment_layer_name}]
[-width {width_of_h_segments
width_of_v_segments}]
[-space {space_between_h_segments
space_between_v_segments}]
[-exclude_instances
{collection_of_macro_cells}]
[-extension_of_excluded_instances
{x_extension y_extension}]
[-max deviation distance]
[-create_bridges {offset space}]
[-ignore_parallel_targets]
[-undo]
```

### create route guide

Creates a new route guide.

### **Equivalent Scheme commands:**

axCreateRouteGuide, axgAddRouteGuide

```
object create_route_guide
-coordinate rect
[-no_signal_layers string]
[-no_preroute_layers string]
[-preferred_direction_only_layers string]
[-zero_min_spacing]
[-repair as single sbox]
[-horizontal_track_utilization int_range]
[-vertical_track_utilization int_range]
[-switch_preferred_direction]
[-name string]
```

## create\_routing\_blockage

Creates a new routing blockage on metal or via routing blockage layers.

```
collection create routing blockage
-layers layer_list
-bbox | -boundary {polygon_boundary_points}
```

#### create\_rp\_group

Creates relative placement groups.

```
collection create rp group
group list
[-design design_name]
[-columns num_cols]
[-rows num_rows]
[-alignment bottom-left | bottom-pin |
bottom-right]
[-pin_align_name pin_name]
[-utilization percentage]
[-ignore]
[-x_offset float]
[-y_offset float]
[-compress]
[-cts_option fixed_placement | size_only]
[-route_opt_option fixed_placement |
in_place_size_only]
[-psynopt_option fixed_placement |
size onlyl
[-move_effort low | medium | high]
[-allow_keepout_over_tapcell false | true]
```

#### create scenario

Creates a scenario in memory.

```
status create_scenario
scenario name
```

### create short drc error

Creates an error record of an error type in the "Short" type class.

```
collection create_short_drc_error
-type error_type
-bbox { llx lly urx ury}
[-status error_status]
[-info description]
[-net1 net]
[-net2 net]
[-layer layer]
[-error_view mw_error_view]
```

#### create site row

Creates a row of sites.

### **Equivalent Scheme command:**

dbCreateCellRow

```
collection create_site_row
-coordinate {X Y}
[-name row_name]
-kind site_type
-space space
-count site_count
[-orient orientation]
[-dir direction]
```

### create spacing drc error

Creates an error record of an error type in the "Spacing" type class.

```
collection create_spacing_drc_error
-type error_type
-bbox { llx lly urx ury}
[-status error_status]
[-info description]
[-direction direction]
[-net1 net]
[-net2 net]
[-layer layer]
[-error_view mw_error_view]
```

## create stack via on pad pin

create stack vias from pad layer to top layer for flip-chip drivers.

## **Equivalent Scheme command:**

trCreateStackViaOnPadPin

```
status create stack via on pad pin
-from_metal mX | MX | tech_layer_number
-to_metal mX | MX | tech_layer_number
[-remove_existing_stack_via bool]
[-route_type user_enter | signal_route]
```

### create supply net

Creates a supply net for the specified power domain. The supply net is created in the logic hierarchy at the same scope as the specified power domain. This command is supported only in UPF mode.

```
string create_supply_net
supply_net_name
-domain domain name
[-reuse]
[-resolve unresolved | parallel]
```

### create\_supply\_port

Creates a supply port in the specified power domain or in the current scope if no power domain is specified. This command is supported only in UPF mode.

```
string create supply port
supply_port_name
[-domain domain_name]
[-direction in | out]
```

### create terminal

Creates a new terminal for a logical port.

Equivalent Scheme command: geAddRectPin

```
terminal create terminal
{-bbox rect | -boundary boundary}
-layer layer
-port string
[-direction {left | right | up | down}]
[-name string]
```

### create text

Creates a new text.

**Equivalent Scheme command:** dbCreateText

```
object create_text
-origin \{x_y\}
[-height height]
[-layer layer_name]
[-orient orient_type]
[-anchor text_anchor]
text
```

#### create track

Creates the tracks for a routing layer or a poly layer.

### **Equivalent Scheme commands:**

auCreateWireTracks, axAddWireTracks, axCreateTrackRecord

```
int create_track
-layer layer
[-space track_pitch]
[-count number_of_tracks]
[-coord start_x_or_y]
[-dir X | Y]
[-bounding_box track_boundary_box]
```

#### create\_user\_shape

Creates a new user shape. A user shape is a metal shape that is not associated with a net.

## Equivalent Scheme command: geAddRectangle

```
collection create_user_shape
[-type wire | path | trap | rect | poly]
-origin point
   -points list_of_points
  -bbox rect
  -boundary boundary
[-length real]
[-width real]
[-path_type square | round |
extend_half_width | octagon]
-layer layer
[-vertical]
[-route_type route_type]
[-datatype int]
[-avoid_short_segment]
```

#### create via

Creates a new via.

# Equivalent Scheme commands: geAddContact,

geAddContactArray

```
object create_via
-at point
[-name string]
-master string | -auto
[-net string | -no_net]
[-route_type route_type | signal_route |
signal_route_global | signal_route_detail |
pg_ring | pg_strap | pg_macro_io_pin_conn |
pg_std_cell_pin_conn | clk_ring | clk_strap
| clk_zero_skew_route | bus | shield |
shield_dynamic | clk_fill_track]
[-orient orient | FN | FS | FE | FW | NW | NE
| EN | ES | SE | SW | WN | WS | 0 | 90 | 180
| 270 | 0-mirror | 90-mirror | 180-mirror |
270-mirrorl
[-type via | via_array | via_cell]
[-row int]
[-col int]
[-x_pitch real]
[-y_pitch real]
[-allow_multiple]
```

## create\_voltage\_area

Creates a voltage area at the specified region for providing placement constraints of cells associated with the region.

## **Equivalent Scheme commands:**

```
aprCreateVoltageArea,
axgSetCellInstVoltage,
axgSetVoltageOperatingCond
int create voltage area
modules -name voltage_area_name
-power domain power domain name
-coordinate 11x1_11y1_urx1_ury1_...
[-guard_band_x guard_band_width]
[-guard_band_y guard_band_width]
[-is_fixed]
[-target_utilization utilization]
[-color string]
[-cycle_color]
```

#### create zrt shield

Performs automatic shield routing.

```
status create_zrt_shield
[-mode new | unshield | reshield]
[-nets collection_of_nets]
[-with_ground net_name]
[-ignore_shielding_net_pins true | false]
[-ignore_shielding_net_rails true | false]
[-coaxial below true | false]
[-coaxial_above true | false]
[-coaxial_below_skip_tracks
number_of_tracks]
[-coaxial_above_skip_tracks
number_of_tracks]
[-pg_via_tie_effort_level low | medium |
highl
```

### current design

Sets the working design.

```
string current design
[design]
```

### current\_design\_name

Returns the current design name.

```
string current_design_name
```

#### current instance

Sets the working instance object and enables other commands to be used on a specific cell in the design hierarchy.

```
string current_instance
[instance]
```

## current mw cel

Gets (or sets) the working Milkyway design in the tool.

**Equivalent Scheme command:** geGetEditCell

```
collection current_mw_cel
[mw_cel]
```

#### current mw lib

Gets the current Milkyway library.

### **Equivalent Scheme command:**

```
dbGetCurrentLibId
collection current mw_lib
```

#### current scenario

Sets the current scenario.

```
string current_scenario
[scenario_name]
```

#### cut objects

Cuts from or adds to the boundary of one or more geometric objects.

```
new_objects cut_objects
{-bbox rect | -boundary boundary
 -by collection}
[-channel_spacing]
[-invert]
[-keep_placement]
[-keep_pad_to_core_distance]
objects
```

#### cut row

Cuts rows from the current design.

## **Equivalent Scheme command:**

axqCutRowByArea

```
status cut_row
[-all]
[-area {{ll_x ll_y} {ur_x ur_y}}]
```

#### date

Returns a string containing the current date and time.

```
string date
```

### define antenna accumulation mode

Defines an antenna accumulation mode route rule.

### **Equivalent Scheme command:**

dbDefineAntennaAccumMode

```
status define antenna accumulation mode
[mw_lib]
[-cut_to_metal]
[-metal_to_cut]
```

### define\_antenna\_layer\_ratio\_scale

Creates an antenna layer ratio route rule.

### **Equivalent Scheme command:**

dbDefineAntennaLayerRatioScale

```
status define antenna layer ratio scale
[mw_lib]
-layer layer_name
-layer_scale layer_scale
-accumulate_scale accumulate_scale
```

### define antenna layer rule

Defines an advanced antenna rule for the specified layer and stores it in the library.

## **Equivalent Scheme command:**

dbAddAntennaLayerRule

```
status define antenna layer rule
[mw\_lib]
-mode mode
-layer layer_name
-ratio ratio
[-pratio pratio]
[-nratio nratio]
-diode_ratio diode_ratio
[-scale_factor scale_factor]
```

## define antenna rule

Defines an advanced antenna rule for the specified mode and stores it in the library.

## **Equivalent Scheme command:**

dbDefineAntennaRule

```
status define antenna rule
[mw\_lib]
-mode mode
-diode_mode diode_mode
-metal_ratio metal_ratio
-cut_ratio cut_ratio
[-protected_metal_scale metal_scale]
[-protected_cut_scale cut_scale]
```

#### define name rules

Defines a set of name rules for designs.

```
status define_name_rules
name rules
[-max length length]
[-target_bus_naming_style bus_naming_style]
[-allowed allowed_chars]
[-restricted restricted_chars]
[-first_restricted first_chars]
[-last_restricted last_chars]
[-reserved_words reserves]
[-replacement_char char]
[-remove chars]
[-equal_ports_nets]
[-inout_ports_equal_nets]
[-collapse_name_space]
[-case_insensitive]
[-special output_format]
[-prefix prefix_name]
[-map map_string]
[-type object_type] [-reset]
[-remove internal net bus]
[-remove_port_bus]
[-check_bus_indexing]
[-check_bus_indexing_use_type_info]
[-rename_three_state_port_net]
[-check_internal_net_name]
[-remove_irregular_port_bus]
[-remove_irregular_net_bus]
[-flatten_multi_dimension_busses]
[-dont change bus members]
[-dont_change_ports]
[-add_dummy_nets]
[-dummy_net_prefix dummy_nets_format]
[-dir_inout_as_in]
```

### define proc attributes

Defines attributes of a Tcl procedure, including an information string for help, a command group, a set of argument descriptions for help, and so on. The command returns the empty string.

```
string define proc_attributes
proc name
[-info info text]
[-define_args arg_defs]
[-command_group group_name]
[-hide_body]
[-hidden]
[-dont abbrev]
[-permanent]
```

### define\_routing\_rule

Defines design-specific, nondefault routing rules that are stored in the design database.

### **Equivalent Scheme commands:**

axgDefineVarRule, dbDefineVarRouteRule

```
status define routing rule
rule_name
-reference_rule_name ref_rule_name
 -default_reference_rule
[-widths layer_name_and_width_pairs]
[-snap_to_track]
[-spacings layer_name_and_spacing_pairs]
[-shield_widths
layer_name_and_shield_width_pairs]
[-shield spacings
layer_name_and_shield_spacing_pairs]
[-via_cuts via_name_and_cut_number_pairs]
[-taper level tapering level]
[-multiplier_width layer_width]
[-multiplier_spacing layer_spacing]
```

## define scaling lib group

Defines a scaling library group to support voltage and temperature scaling.

```
status define scaling lib group
[-name name]
[lib_file_names]
```

### define user attribute

Defines a new user-defined attribute.

```
int define user attribute
-type data_type
-class class_list
[-range_min min]
[-range_max max]
[-one_of values]
[-quiet]
attr name
```

#### define via

Creates a special via that is not defined in the physical library.

```
int define via
via_name
-rect {layer_name X1 Y1 X2 Y2}
```

### define zrt redundant vias

Sets options for redundant via insertion.

```
status define_zrt_redundant_vias
[-from_via {list_of_from_vias}]
[-to_via {list_of_to_vias}]
[-to_via_x_size {list_of_contact_numbers}]
[-to_via_y_size { list_of_contact_numbers } ]
[-to_via_weights {list_of_weights}]
```

## delete operating conditions

Deletes a specific set of operating conditions from a library.

```
status delete_operating_conditions
-library library_name
-name op cond name
```

### derive constraints

Propagates design environment, constraints, and attribute settings from the top-level design to the specified subdesigns.

```
int derive_constraints
[-attributes_only]
[-verbose]
[-budget]
cell list
```

### derive mpc macro options

Derives placement constraints for a specific macro or derives macro array constraints for a group of macros.

```
int derive_mpc_macro_options
[-output filename]
[-append]
[-array]
[-footprint]
[-array_name array_name]
[-location {exact | anchor_bound |
anchor_offset | anchor_orient | none}]
[-apply]
[-verbose]
list_of_macros
```

### derive\_mpc\_options

Derives design level floorplan information and generic information for the ports and macros.

```
int derive_mpc_options
[-output filename]
[-append]
[-origin 11 | center]
[-core exact | relative | height_only |
width_only]
[-pnets exact | model | none]
[-ports exact | relative | side | none]
[-macros exact | anchor_bound |
anchor_orient | anchor_offset | none]
[-footprint]
[-corner_keepout exact | relative | none]
[-apply]
[-verbose]
```

### derive mpc port options

Derives the physical constraints for a specific port or a group of ports.

```
int derive_mpc_port_options
[-output filename]
[-append]
[-group]
[-group_name group_name]
[-order]
[-location {exact | relative | side | none}]
[-apply]
[-verbose]
port_list
```

### derive\_pg\_connection

Connects power and ground pins and tie-off pins to the power and ground nets. It supports both manual mode, where you specify the power and ground nets, and automatic mode, where the tool derives the power and ground nets from the power domain connections. Automatic mode is supported only for multivoltage designs with UPF descriptions and requires logic libraries with power and ground pins.

## detect flcc hotspot

Performs lithography hot spot detection. FLCC stands for Fast Lithography Compliance Check.

```
detect_flcc_hotspot
[-cell_name
```

## detect Icc hotspot

Performs full-chip lithography compliance check (LCC) hotspot detection.

```
status detect_lcc_hotspot
-lcc_file_path_lcc_path_name
-layers list_of_layers
[-dp hosts list of dp hosts]
```

#### disconnect net

Disconnects a net from pins or ports.

## Equivalent Scheme command: dbDisconnect

```
status disconnect net
net
object_list | -all
```

## display flip chip route flylines

Displays flylines of flip-chip nets in the layout view of the IC Compiler GUI.

```
status display_flip_chip_route_flylines
[-nets | -nets_in_file nets_file]
[-open_nets [-output_open_nets
open_net_file]]
```

### distribute objects

Distributes one or more objects.

```
status distribute objects
[-anchor object]
[-parent]
[-from value_point_rect]
[-to value_point_rect]
[-side {left | right | top | bottom |
hcenter | vcenter}]
[-spread]
[-vertical]
[-offset real]
[-wiretrack offset int]
[-resize]
[-keep_area]
[-ignore_fixed]
objects
```

#### drive of

Returns the drive resistance value of the specified library cell pin.

```
float drive_of
library_cell_pin
[-rise | -fall]
[-piece best | worst | average
average_value]
[-min]
```

#### echo

Echos arguments to standard output.

```
string echo
[-n] [argument...]
```

#### eco netlist

Performs engineering change order (ECO) operations on current Milkyway cell.

```
status eco_netlist
[-by_verilog_file verilog_filename]
[-physical]
[-compare_pq]
[-freeze_silicon]
[-write_changes write_changes_file_name]
```

### end\_fp\_trace\_mode

Removes the trace mode design from memory.

```
status end_fp_trace_mode
```

#### error info

Prints extended information on errors from last command.

```
string error_info
```

### estimate fp area

Performs automated die size exploration for finding the smallest die size possible to decrease the cost per die. Can also be applied to blocks.

```
status estimate_fp_area
[-min_height min_height]
[-max_height max_height]
[-min_width min_width]
[-max width max width]
[-acceptable_overflow percentage]
[-sizing type fixed width | fixed height |
fixed aspect ratiol
[-core_sizing_only]
[-keep_blockages]
[-increase_area area]
[-replace_io]
[-maintain_iopad_alignment]
[-power_net_names list_of_names]
[-ir_drop_value target_value]
[-run_preroute_script preroute_script_name]
[-run_pns_script script_name]
[-save_as name]
[-maintain_power_structure]
[-estimate_optimization]
```

### estimate fp black boxes

Sets the size of a black box based on an estimation of the objects that it will contain when replaced with real logic.

## **Equivalent Scheme command:** fphEstBlackBox

```
status estimate_fp_black_boxes
[[{-sm_size size
   -polygon {polygon_area}]
  -sm_gate_equiv gate_count}]
[-sm_util util]
[-hard macros names]
[-fixed_shape]
[-reset_shape]
black_boxes
```

#### estimate rc

Estimates RC coefficients based on annotated data.

```
status estimate_rc
[-bound max_float_capacitance]
[-min]
[-net net_list]
[-nworst_nets percentage]
[-threshold min_float_capacitance]
```

#### exit

Terminates the application.

```
string exit
[exit_code]
```

## expand\_flip\_chip\_cell\_locations

Pushes flip-chip bump or driver cells away proportionally or pulls them closer according to a specified ratio.

### **Equivalent Scheme command:**

```
aprCmdEnlargeFC
status expand flip chip cell_locations
-flip_chip_cells cell_list
-expand_ratio ratio
```

## expand\_objects

Expands one or more objects by moving each side out until it hits another object or the core boundary (number of sides retained) or make object fill available space around it (number of sides is not retained)

```
status expand_objects
[-side {left | right | top | bottom | all}]
[-fill]
[-offset real]
[-hit_types string_list]
[-ignore_fixed]
objects
```

#### explore power switch

Explores and estimates the placement of MTCMOS header or footer cells based on IR drop.

```
status explore_power_switch
-lib_cells lib_cells_or_power_switches
-real_pg_net_real_pg_net_name
-virtual_pg_net virtual_pg_net_name
[-header]
[-bounding_box bounding_box]
[-x increment {x inc list}]
[-y_increment {y_inc_list}]
[-orientation \{N \mid W \mid S \mid E \mid FN \mid FE \mid FS \mid
FW}]
[-voltage_area voltage_area]
[-no_placement]
[-legalize_placement]
[-no_pns]
[-run_pns_script file_name]
[-design hierarchy name]
[-save_placement prefix]
[-preroute_mode_real_pg_port {rail | tie |
net}1
[-no_preroute_real_pg_port]
[-preroute_mode_virtual_pg_port {rail | tie
| net}]
[-no_preroute_virtual_pg_port]
```

### extract blockage pin via

Extracts blockage, pin, and via information of child library cells.

### **Equivalent Scheme command:**

auExtractBlockagePinVia

```
status extract_blockage_pin_via
-library_name library_name
-cell_name cell_name
[-generate_boundary collection_of_sides]
[-cell_types collection_of_cell_types]
[-preserve_all_metal_blockage]
[-routing_blockage_output_layer metBlk |
rGuide | zeroG]
[-treat_all_blockage_as_thin_wire]
[-treat_metal_blockage_as_thin
collection_of_layers]
[-extract_pin_connectivity_through
collection_of_layers]
[-poly_pin_text_layers list_of_layers]
[-m1_pin_text_layers list_of_layers]
[-m2_pin_text_layers list_of_layers]
[-m3_pin_text_layers list_of_layers]
[-m4_pin_text_layers list_of_layers]
[-m5 pin text layers list of layers]
[-m6_pin_text_layers list_of_layers]
[-m7_pin_text_layers list_of_layers]
[-m8_pin_text_layers list_of_layers]
[-m9_pin_text_layers list_of_layers]
[-m10_pin_text_layers list_of_layers]
[-m11_pin_text_layers list_of_layers]
[-m12_pin_text_layers list_of_layers]
[-m13_pin_text_layers list_of_layers]
[-m14_pin_text_layers list_of_layers]
[-m15_pin_text_layers list_of_layers]
[-pin_must_connect_area_layer_number {layer
number_name ...}]
[-auto_pin_must_connect_area_threshold
collection_of_layer_values]
[-skip_rotated_via_region]
[-contact_selections
collection_of_contactCode_numbers]
```

### extract flcc hotspot

Performs lithography hot spot extraction (model-based). FLCC stands for Fast Lithography Compliance Check.

```
extract flcc hotspot
[-cell_name
```

### extract fp rail to constraints

Extracts existing power network structure to a file with a set of power network synthesis constraints. The file can be used to recreate a power network rgat is the same as the existing one.

```
status extract_fp_rail_to_constraints
[-power_net power_net_name]
[-output_file output_file_name]
[-ground_net ground_net_name]
[-rail_type type]
[-ignore_layers layer_names]
[-preroute_script script_file_name]
```

### extract\_fp\_relative location

Extracts relative location constraints from the current placement.

```
status extract_fp_relative_location
[-target_cells cells]
[-target_corner bl | br | tl | tr]
[-anchor_object object_name]
[-anchor_corner bl | br | tl | tr]
[-output_file file_name]
```

## extract\_hier\_antenna\_property

Extracts the hierarchical antenna properties of all the top-level ports in the given cell.

## **Equivalent Scheme command:**

```
axComputeHierAntennaProp
```

```
integer extract_hier_antenna_property
[-cell_name cell_name]
```

#### extract rc

Executes 2.5D extraction for routes in a design.

```
status extract_rc
[-coupling cap]
[-estimate]
[-routed_nets_only]
```

### extract rp group

Extracts a relative placement group from your design based on your specifying either a collection of cells or a bounding box.

```
status extract rp group
-group_name group_name
[-rows number_of_rows]
[-columns number_of_columns]
[-output file_name]
[-append]
[-physical]
[-nosplit]
[-objects object_list]
[-coordinates coordinate_list]
[-apply]
[-descending]
```

### extract\_zrt\_hier\_antenna\_property

Extracts the hierarchical antenna properties of all the top-level ports in the specified cell. You should use this command for designs routed with Zroute.

```
status extract_zrt_hier_antenna_property
-cell_name cell_name
```

#### filter collection

Filters a collection, resulting in a new collection. The base collection remains unchanged.

```
collection filter_collection
base collection
expression
[-regexp [-nocase]]
```

### fix flcc hotspot

Performs lithography hot spot fixing. FLCC stands for Fast Lithography Compliance Check.

```
fix flcc hotspot
```

### fix isolated via

Fixes isolated via violations by inserting hang-on vias in specified range.

```
integer fix isolated via
[-isolated_via_spacing distance]
[-isolated_via_quadrant_spacing distance]
```

### fix lcc hotspot

Performs lithography compliance check (LCC) hotspot fixing.

```
status fix lcc hotspot
-lcc_file_path lcc_path_name
[-types list of types]
[-level level]
[-num_loops number_of_loops]
[-num_cpus number_of_cpus]
```

### flatten clock gating

Restructures integrated clock gating (ICG) cells to flatten the hierarchy of the clock tree for clock mesh creation.

```
status flatten_clock_gating
-icgs cells
  -mesh_nets nets
  -clocks clocks
[-max_depth positive_integer]
[-optimize]
```

## flatten fp black boxes

Flattens objects to remove them from the physical cell and restore them to hierarchy preservation (logical view).

## **Equivalent Scheme command:**

```
fphFlattenBlackBoxes
```

```
status flatten_fp_black_boxes
black_boxes
```

## flatten fp hierarchy

Removes a level of hierarchy.

### Equivalent Scheme command: axgHierPlan

```
int flatten_fp_hierarchy
cell_list
[-input_sdc_file input_file_name]
[-output_sdc_file output_file_name]
[-load_back_sdc]
[-prefix prefix_name]
[-simple_name]
[-no_backslash_for_hierarchy_delimiter]
```

### flip mim

Flips the cell placement in a multiple instantiated module (MIM) plan group.

```
status flip_mim
[-direction X | Y]
collection
```

### flip objects

Flips one or more movable objects.

```
status flip_objects
[-anchor anchor_point]
[-direction x | y | -x float | -y float]
[-flip_transform]
[-ignore fixed]
objects
```

## focal opt

Performs postroute optimization to fix setup, hold, or logical design rule constraint (DRC) violations on the design. The selected optimization is referred to as the *focal metric*.

```
status focal_opt
-setup_endpoints all | file_name
-hold_endpoints all | file_name
 | -drc_nets all | file_name
[-effort medium | high]
[-size_only_mode density | in_place |
footprint]
[-prioritize]
```

#### foreach

Specifies the control structure for list traversal loop execution.

### foreach in collection

Iterates over the elements of a collection.

### Equivalent Scheme command: db foreach

```
string foreach_in_collection
itr_var
collections
body
```

## generate\_qtm\_model

Generate Quick Timing Model (QTM) from design CEL view.

```
string generate_qtm_model
[-block name_list]
-clock_definitions
filename_or_cellname_filename_pairs
[-directory directory_name]
```

### get\_adjusted\_endpoints

Creates a collection of endpoints that have been adjusted in feasibility mode.

```
status get adjusted endpoints
[-zero_path]
[-zero_wire_load]
[-io]
[-slack_threshold]
[-all]
[-scenarios scenarios]
```

### get alternative lib cells

Creates a collection of equivalent library cells from loaded libraries, for a given cell or library cell. This collection can be used to replace or resize a specified cell in the current design. You can assign these library cells to a variable or pass them into another command.

```
string get_alternative_lib_cells
[-quiet]
[-regexp [-nocase]]
[-exact]
[-filter expression]
[-library libraries]
pattern_or_objects
```

### get\_always\_on\_logic

Returns a collection of cells and nets on always-on paths in the design.

```
collection get_always_on_logic
[-cells]
[-nets]
[-all]
```

### get\_app\_var

Gets the value of an application variable.

```
string get_app_var
[-default | -details | -list]
[-only_changed_vars]
var
```

## get attribute

Returns the value of an attribute on an object.

## **Equivalent Scheme command:**

```
string get_attribute
[-class class_name]
[-quiet]
object_spec
attribute name
```

dbFetchObjectField

### get bounds

Creates a collection of bounds from the current design.

```
collection get_bounds
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns | -of_objects objects
```

### get\_buffers

Creates a collection of buffer cells from the libraries loaded in memory.

```
collection get_buffers
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-inverter]
[-inverting_buffers]
[-library lib_spec]
patterns
```

### get cell sites

Creates a collection of cell sites from the current design.

```
collection get_cell_sites
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns
```

### get cells

Creates a collection of cells that match certain criteria.

### Equivalent Scheme command:

dbGetCellInstByName

```
collection get_cells
[-hierarchical]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
[patterns
   -of_objects objects
   -object_id object_id
   -within region
   -intersect region
   -touching region
  -at point]
[-all]
[-design_id design_id]
[-hsc separator]
```

### get clocks

Creates a collection of clocks from the current design.

```
collection get_clocks
[-quiet]
[-regexp]
[-nocase]
[-filter expression]
patterns
```

## get command option values

Queries current/default option values.

```
get_command_option_values
[-default | -current]
-command_name
```

## get core area

Creates a collection containing the core area of the current design.

```
collection get_core_area
```

### get\_coupling\_capacitors

Reports coupling capacitors for the given net.

```
int get_coupling_capacitors
[-min]
net.
```

### get\_cts\_scenario

Returns the name of the clock tree synthesis scenario or the empty string if a clock tree synthesis scenario is not defined.

```
string get_cts_scenario
```

### get design lib path

Returns the directory to which the specified library is mapped.

```
status get design lib path
library_name
```

### get designs

Creates a collection of one or more designs loaded into the tool.

```
collection get designs
[-hierarchical]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns
```

## get die area

Creates a collection containing the die area of the current design.

```
collection get_die_area
```

### get\_dominant\_scenarios

Returns a list of dominant scenarios.

```
list get_dominant_scenarios
[-scenarios scenario list]
[-distributed]
[-setup_distributed]
[-run_distributed]
[-process distributed]
```

### get drc errors

Return a collection of errors matching given criteria.

```
status get_drc_errors
[-error_view mw_error_view]
[-error_id error_id]
[-type error_type]
[-bbox area]
[-quiet]
[-nocase]
[-exact]
[-regexp]
[-filter expression]
```

## get edit groups

Gets a collection of edit groups.

```
collection get_edit_groups
[-filter expression]
[-of_objects collection]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-object_id string]
[-design_id string]
[patterns]
```

## get\_error\_view\_property

Return error view property value.

```
string get_error_view_property
-writer
   -version
   -ignore_type_name_property
   -run_set
   -areas
  -excluded areas
   -command
[-error_view mw_error_view]
```

### get flat cells

Creates a collection of leaf cells that match certain criteria in the current design.

```
collection get_flat_cells
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns
 | -of_objects objects
 -object_id object_id
[-all]
```

## get flat nets

Creates a collection of top nets of hierarchical net groups and meet the specifed criteria in the current design.

```
collection get_flat_nets
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
patterns
 -of_objects objects
 -object_id object_id
[-all]
```

### get\_flat\_pins

Creates a collection of pins of leaf cells that match the specified criteria in the current design.

```
collection get_flat_pins
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
patterns
 -of_objects objects
 -object_id object_id
[-all]
```

#### get\_floorplan\_data

Returns the value of the specified floorplan data attribute on the specified module.

```
string get_floorplan_data
-module module_object
[-view one_level | logical | physical]
[-quiet]
attribute_name
```

### get fp trace mode

Determines whether a design is in trace mode.

```
int get_fp_trace_mode
```

## get\_fp\_wirelength

Calculates the virtual route wirelength as a minimum length needed to connect all pins.

## **Equivalent Scheme command:**

```
fphEstimateWirelength
status get_fp_wirelength
[-specified_nets object_list
| -internal_nets
 | -interface_nets]
```

### get\_generated\_clocks

Creates a collection of generated clocks.

```
collection get_generated_clocks
[-quiet]
[-regexp]
[-nocase]
[-filter expression]
[-exact]
patterns
```

### get ilm objects

Returns a collection of nets, cells, or pins that are part of the interface logic models for the current design.

```
collection get_ilm_objects
[-type net | pin | cell]
```

## get\_ilms

Creates a collection of interface logic models (ILMs) defined in the current design.

```
collection get_ilms
[-quiet]
[-reference]
[-filter expression]
patterns
```

## get\_layer\_attribute

[attribute]

Queries layer attribute.

dbFetchLayerInfo

## Equivalent Scheme command:

```
string get_layer_attribute
[-quiet]
[-layer layer]
```

### get\_layers

Creates a collection of one or more layers.

### **Equivalent Scheme command:**

dbFetchLayerIdList

```
collection get_layers
[-filter expression]
[-quiet]
[-regexp [-nocase]] | [-exact]
[-include_system]
[patterns]
[-exact]
```

#### get\_lib\_attribute

Returns the value of an attribute on a list of library objects.

```
list get_lib_attribute
object_list
attribute_name
```

### get lib cells

Creates a collection of library cells from the libraries loaded into memory.

### **Equivalent Scheme command:** db foreach

```
collection get_lib_cells
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-scenario scenario name]
[patterns]
[-of_objects objects]
```

### get\_lib\_pins

Creates a collection of library cell pins from libraries loaded into memory.

### Equivalent Scheme command: db foreach

```
collection get_lib_pins
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
patterns | -of_objects objects
```

### get libs

Creates a collection of libraries loaded into memory.

### Equivalent Scheme command: db foreach

```
collection get_libs
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-scenario_name]
[-of_objects objects]
[patterns]
```

## get license

Obtains a license for a feature.

```
status get license
feature list
```

## get\_location

Gets the location of the specified objects.

```
list get_location
object_list
[-rp_group rp_group]
```

### get magnet cells

Returns a collection of cells that can be pulled closer to magnet cells. Magnet cells can be specified as an argument to this command.

```
collection get_magnet_cells
[-stop_by_sequential_cells]
[-exclude_buffers]
[-logical_level level]
[-stop_points object_list]
magnet_objects
```

### get message info

Returns information about diagnostic messages.

```
Integer get_message_info
[-error_count | -warning_count | -info_count
-limit 1 id
  -occurrences o_id
  -suppressed s_id]
```

### get\_mw\_cels

Creates a collection of one or more Milkyway designs.

Equivalent Scheme command: geShowCellList

```
collection get_mw_cels
[-hierarchical]
[-quiet]
[-regexp [-nocase]] | [-exact]
[-filter expression]
patterns
[-exact]
```

### get net shapes

Creates a collection by selecting net shapes from the current design.

## Equivalent Scheme command: geWindowSelect

```
collection get_net_shapes
[-within region
  -intersect region
  -touching region
  -at point]
[-filter expression]
[-quiet]
[-type {vw | hw | path}]
[patterns | -of_objects net_list]
```

### get nets

Creates a collection of nets that meet the specified criteria.

### Equivalent Scheme command: dbGetNetByName

```
collection get_nets
[-hierarchical]
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-top_net_of_hierarchical_group]
[-segments]
[-boundary_type boundary_type]
patterns
 -of_objects objects
 -object_id object_id
[-all]
[-design_id design_id]
```

# get new bounds

Creates a collection of bounds from the current design.

```
collection get_new_bounds
[-quiet]
[-within rectangle]
[-filter expression]
[patterns]
```

## get object fixed edit

Gets the fixed state for the specified objects.

```
fixed get_object_fixed_edit
objects
```

# get object name

Returns the name of the object in a single-object collection.

```
string get_object_name
collection
```

# get\_object\_snap\_type

Returns the snap type for the specified object class.

```
string get_object_snap_type
-class object_class | -enabled
```

## get\_path\_groups

Creates a collection of path groups from the current design.

```
collection get path groups
[-quiet]
[-regexp]
[-nocase]
[-filter expression]
patterns
```

# get\_physical\_buses

Returns a collection of physical buses from the current design. You can assign these physical buses to a variable or pass them into another command.

```
collection get_physical_buses
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns
 | -of_objects objects
 | -object_id id
```

### get physical lib cells

Creates a collection of library cells from libraries loaded into the tool.

```
collection get_physical_lib_cells
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
patterns | -of_objects objects
[-hsc separator]
```

## get physical lib pins

Creates a collection of library cell pins from libraries.

```
collection get_physical_lib_pins
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
patterns | -of_objects objects
[-hsc separator]
```

## get physical libs

Creates a collection of libraries.

```
collection get_physical_libs
[-filter expression]
[-quiet]
[-regexp [-nocase]]
[-exact]
patterns | -of_objects objects
```

# get\_pin\_guides

Retrieves a collection of pin guides existing in the current design.

```
collection get pin guides
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-object_id object_id]
[patterns]
```

### get\_pin\_shapes

Creates a collection of pin shapes that matches the criteria.

```
collection get_pin_shapes
[-within region
  -intersect region
  -touching region
 | -at point]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
[patterns | -of_objects objects]
```

### get pins

Creates a collection of pins that match the specified criteria.

### Equivalent Scheme command: db foreach

```
collection get_pins
[-hierarchical]
[-filter expression]
[-quiet]
[-regexp [-nocase] | -exact]
[patterns
   -of_objects objects [-leaf]
 -object_id object_id]
[-all]
[-hsc separator]
```

# get placement area

Returns a list of coordinates for the current core placement area.

```
string get placement area
```

### get\_placement\_blockages

Creates a collection of placement blockages from the current design.

### **Equivalent Scheme commands:**

```
fphDumpHierFP, geWindowSelect
collection get_placement_blockages
```

```
[-within rectangle | -touching rectangle]
[-filter expression]
[-quiet]
[-type hard | soft | pin | hard_macro |
partial]
[patterns]
```

# get\_plan\_groups

Returns a collection of plan groups from the current design.

## **Equivalent Scheme commands:**

```
dbGetPlanGroupByName,
dbGetPlangroupByName
collection get_plan_groups
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns | -of_objects objects
```

# get\_polygon\_area

Calculate the area of the input polygon.

```
double get_polygon_area
polygon
```

### get\_ports

Creates a collection of ports from the current design.

### **Equivalent Scheme command:**

dbGetPortByName

```
collection get_ports
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns
  -of_objects objects
 -object_id object_id
[-all]
```

## get\_power\_domains

Creates a collection of power domains that meet the specified criteria.

#### **UPF Mode**

```
collection get_power_domains
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[[patterns] [-hierarchical] |
-of_objects objects]
```

#### Non-UPF Mode

```
collection get_power_domains
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[patterns | -of_objects objects]
```

### get\_power\_switches

Creates a collection of power switches that meet the specified criteria. This command is supported only in UPF mode.

```
collection get_power_switches
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[patterns] [-hierarchical]
 -of_objects objects]
```

### get\_route\_guides

Creates a collection of route guides from the current design.

Equivalent Scheme command: geWindowSelect

```
collection get_route_guides
[-within rectangle | -touching rectangle]
[-filter expression]
[-quiet]
[patterns]
```

# get route mode options

Gets the mode value for running zroute.

```
status get route mode options
[-zroute]
```

# get\_route\_zrt\_common\_options

Gets the values of the specified common route options.

```
status get_route_zrt_common_options
[-name pattern]
```

# get route zrt detail options

Gets the values of the specified droute options.

```
status get_route_zrt_detail_options
[-name pattern]
```

### get\_route\_zrt\_global\_options

Gets the values of the specified groute options.

```
status get_route_zrt_global_options
[-name pattern]
```

# get route zrt track options

Gets the values of the specified track assignment options.

```
status get_route_zrt_track_options
[-name pattern]
```

## get\_routing\_blockages

Creates a collection of routing blockages from the current design.

```
collection get_routing_blockages
[-within rectangle
  -intersect rectangle
  -touching rectangle
 | -at point]
[-filter expression]
[-quiet]
[-type via | metal]
[patterns]
```

# get\_rp\_group\_keepouts

Creates a collection of the specified relative placement group keepouts.

```
collection get_rp_group_keepouts
[-quiet]
[patterns]
[-exact]
[-regexp]
[-filter expression]
[-of_objects objects]
```

#### get\_rp\_groups

Creates a collection of relative placement groups.

```
collection get_rp_groups
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-ignored]
[-top]
[-filter expression]
[patterns | -of_objects objects]
```

### get scan cells of chain

Returns a collection containing all scan cells of the specified scan chain.

```
collection get scan cells of chain
-chain chain name
```

# get scan chains

Returns the number of scan chains in the current design.

## **Equivalent Scheme command:**

```
dbDumpScanChain
status get_scan_chains
```

# get\_selection

Returns a collection containing the current selection in the GUL

# Equivalent Scheme command: geWindowSelect

```
collection get_selection
[-slct_targets target_selection_bus
[-slct_targets_operation operation]]
-create_slct_buses
[-name selection_bus]
[-type object_type]
[-design design]
[-more than more]
[-fewer_than fewer]
[-count]
[-num num]
```

### get\_si\_xtalk\_bumps

Reports individual aggressor bumps for a given net.

```
status get_si_xtalk_bumps
net
```

#### get site rows

Returns a collection of site rows from the current design. You can assign these site rows to a variable or pass them into another command.

```
collection get_site_rows
[-quiet]
[-regexp]
[-nocase]
[-exact]
[-filter expression]
patterns
  -of_objects objects
 -object_id id
```

# get\_supply\_nets

Creates a collection of supply nets that meet the specified criteria. This command is supported only in UPF mode.

```
collection get_supply_nets
[-filter expression]
[-quiet]
[-regexp]
[-nocase]
[-exact]
[[patterns] [-hierarchical]
 -of_objects objects]]
```

# get\_supply\_ports

Creates a collection of supply ports that meet the specified criteria. This command is supported only in UPF mode.

```
collection get_supply_ports
[-filter expression]
[-quiet]
[-regexp [-nocase]]
[-exact]
[[patterns]
[-hierarchical] | -of_objects objects]
```

#### get terminals

Creates a collection by selecting terminals from the current design.

# Equivalent Scheme command: dbGetPinByName

```
collection get_terminals
[patterns
  -of_objects port_list
 | -object_id object_id]
[-within region
  -intersect region
   -touching region
  -at point]
[-filter expression]
[-regexp [-nocase] | -exact]
[-quiet]
```

### get\_text

Creates a collection of text from the current design.

### Equivalent Scheme command: dbFetchObject

```
collection get_text
[-within rectangle
 -intersect rectangle
 | -touching rectangle
 -at point]
[-filter expression]
[-quiet]
[patterns]
```

### get timing paths

Creates a collection of timing paths for custom reporting and other processing.

```
collection get_timing_paths
[-to to_list
  -rise_to rise_to_list
  -fall_to fall_to_list]
[-from from_list
  -rise_from rise_from_list
  -fall_from fall_from_list]
[-through through_list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-delay_type delay_type]
[-nworst paths_per_endpoint]
[-max_paths max_path_count]
[-enable_preset_clear_arcs]
[-group group_name]
[-true [-true_threshold path_delay]]
[-slack_greater_than greater_slack_limit]
[-slack_lesser_than lesser_slack_limit]
[-greater greater_limit]
[-lesser lesser_limit]
[-include_hierarchical_pins]
[-path_type full_clock_expanded | full]
```

### get\_tracks

Creates a collection of tracks from the current design. You can assign the return value to a variable or pass it to another command (i.e get attribute or report attributes).

```
collection_handle get_tracks
[-within rectangle | -intersect rectangle
 -at at_point | -touching rectangle]
[-filter expression]
[patterns | -of_objects layers]
[-quiet]
```

# get unix variable

This is a synonym for the geteny command.

# get\_user\_grid

Gets the user grid for this session.

```
status get_user_grid
[design]
```

#### get\_user\_shapes

Creates a collection of one or more user shapes.

### Equivalent Scheme command: db foreach

```
collection get_user_shapes
[-filter expression]
[-quiet]
[-regexp [-nocase] | -exact]
[-within region
  -intersect region
  -touching region]
[patterns]
```

### get via masters

Returns a name list of contact codes (via masters) defined in the current library.

### Equivalent Scheme command: dbFetchObject

```
status get via masters
[-of_objects via_list]
-cut_layer cut_layer
-up_layer upper_layer
-low_layer lower_layer
patterns
```

# get vias

Creates a collection by selecting vias from the current design.

# **Equivalent Scheme command:**

dbFetchContactNames

```
collection get vias
[-within region
 | -intersect region
  -touching region
 | -at point]
[-filter expression]
[-of_objects net_list]
[-quiet]
[patterns]
```

# get\_voltage\_areas

Creates a collection of voltage areas from the current design.

Equivalent Scheme command: geWindowSelect

```
collection get_voltage_areas
[-quiet]
[-regexp [-nocase] | -exact]]
[-filter expression]
patterns | -of_objects cell_list
```

### get\_zero\_interconnect\_delay\_mode

Reports whether or not the timer is currently using zero interconnect delay mode.

```
status get_zero_interconnect_delay_mode
```

### get\_zrt\_net\_properties

Gets the value of specified property for a net.

```
status get_zrt_net_properties
-net net_name
-property property_name
```

# getenv

Returns the value of a system environment variable.

```
string getenv
variable_name
```

# group

Creates a new level of hierarchy.

```
status group
[cell_list | -logic | -pla | -fsm]
[-soft
  -hdl_block block_name
   -hdl_all_blocks
  -hdl bussedl
[-design_name design_name]
[-cell name cell name]
[-except exclude_list]
```

### group\_path

# Groups a set of paths for cost function calculations.

```
int group_path
[-weight weight_value]
[-critical_range range_value]
-default | -name group_name
[-from from_list
 -rise_from rise_from_list
 -fall_from fall_from_list]
[-through through_list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-to to_list
  -rise_to rise_to_list
 -fall_to fall_to_list]
```

### gui\_bin

#### Bin a collection

```
string gui_bin -clct Clct
[-attr Attr]
[-cmd Cmd]
[-lower_bound LBound]
[-lower_bound_strict]
[-upper_bound UBound]
[-upper_bound_strict]
[-boundary Boundary]
[-num_bins numBins]
[-bin_range inRange]
[-underflow]
[-overflow]
[-nice_level niceLevel]
[-small_is_good]
[-exact_binning]
[-ignore_values ignoreList]
[-bar_brush brushPattern]
[-create_slct_buses]
[-filter_cmd filterCmd]
[-numBin numBins]
[-return values]
[-slct_targets slctTargets]
[-slct_targets_operation slctTargetOp]
[-value list valList]
```

## gui change highlight

Manipulate the set of globally highlighted objects.

```
string gui_change_highlight
[-add | -remove | -toggle]
[-color color_id | -all_colors]
[-collection clct]
```

### gui create attrdef

Creates the user-defined attribute for the design objects.

```
status_value gui_create_attrdef
-class design_object
-name attribute name
 -get_value_cmd get_value_tcl_command
 -clct_and_values
collection_and_values_list_pair
 [-set_value_cmd set_value_tcl_command]
 [-enum_list enum_list]
 [-model_kind model_name]
 [-type "int | double | boolean | string"]
 [-format format_string]
 [-display_name display_name]
 [-subtype "name | full_name"]
 [-width display_width]
 [-show | -hide]
 [-show_infotip | -hide_infotip]
 [-custom_edit_name custom_edit_name]
 [-custom_edit_args custom_edit_args]
 [-is_editable_cmd is_editable_tcl_command]
```

# gui\_create\_attrgroup

Creates the group of attributes for the design object.

```
status_value gui_create_attrgroup
 -class design_object (name of design
object)
 -name name (attribute group name)
 [-model_kind model_name] (model kind, if
omitted - default model kind)
 [-attr_list {{attr_1}...{attr_n}}]
 (list of attributes)
```

### gui create pref category

Create a preference category.

string gui\_create\_pref\_category -category Category

## gui create pref key

Create a preference key.

```
string gui_create_pref_key -key Key
-value_type ValueType
-value Value
[-category Category]
```

### gui create vm

Create new Visual Mode

```
string gui_create_vm -name identifier
[-update_cmd pdate_command]
[-tag tag]
[-title label]
[-infotip infotip]
```

### gui\_create\_vm\_objects

Create objects to hold annotations in visual modes

```
string gui_create_vm_objects <clct>
```

# gui create vmbucket

Create new Visual Mode Bucket

```
string gui_create_vmbucket -vmname
mode_identifier
-name bucket_identifier
[-infotip infotip]
[-color color]
[-pattern pattern]
[-visible visibility]
[-title label]
[-collection handle]
[-above bucket_identifier | -below
bucket_identifier -at top|bottom]
```

### gui delete attrdef

Deletes the user-defined attribute for the design objects.

```
status_value gui_delete_attrdef
 [-class design_object]
 [-model_kind model_name]
 [-name attribute_name]
 [-all]
```

### gui delete attrgroup

Deletes the group of attributes for the design object.

```
status_value gui_delete_attrgroup
 -class design_object (name of design
object)
 -name name (attribute group name)
 [-model_kind model_name] (model kind, if
omitted - default model kind)
 [-all] (delete all groups)
```

## gui\_edit\_vmbucket\_contents

Edit the collection contents of a Visual Mode Bucket

```
string gui_edit_vmbucket_contents -vmname
mode identifier
-name bucket_identifier
[-add | -remove | -replace]
[-collection handle]
```

# gui\_exist\_pref\_category

Check the existence of a preference category.

```
bool gui_exist_pref_category -category
Category
```

# gui exist pref key

Check the existence of a preference key.

```
bool gui_exist_pref_key -key Key
[-category Category]
```

# qui get current task

Get the name of the current task.

```
string gui get current taskP
```

## gui\_get\_highlight

Get a collection of highlighted objects.

```
string gui_get_highlight
[-color color_id | -all_colors]
```

# qui get highlight options

Query the options that control highlighting.

```
string gui_get_highlight_options
[-current_color | -all_colors |
-auto_cycle_color]
```

## gui\_get\_pref\_keys

Return a list of preference keys under the specified category.

```
string gui_get_pref_keys -category Category
```

## gui get pref value

Get the value of a preference key.

```
string gui_get_pref_value -key Key
[-category Category]
```

# gui\_get\_setting

Gets a setting on the specified window.

```
string gui get setting
-window WindowID
-setting Setting
```

# gui get current task list

List all available task names.

```
string gui_get_task_listP
```

# gui get vm

Get attributes for Visual Mode

```
string gui_get_vm -name identifier
[-buckets]
[-tag]
[-title]
[-infotip]
[-discrete]
```

### gui get vmbucket

#### Get attributes for Visual Mode Bucket

```
string gui_get_vmbucket -vmname
mode identifier
-name bucket_identifier
[-infotip]
[-netfilter]
[-color]
[-pattern]
[-visible]
[-title]
[-collection]
```

## gui get window ids

Get a list of window ids

```
ids gui_get_window_ids
[ -parent window_id ]
[ -type window_type ]
```

# qui get window pref categories

Get list of preference categories for object specified by window

```
categories gui_get_window_pref_categories
{ -window window_id | -window_type
window_type }
```

# gui get window pref keys

Get list of preference categories for object specified by window

```
categories gui_get_window_pref_keys
{ -window window_id | -window_type
window_type }
[ -category category ]
```

# gui\_get\_window\_pref\_value

Get preference value for object specified by window or window type

```
value gui_get_window_pref_value
{ -window window_id | -window_type
window_type }
[ -category category ]
-key key
```

### gui\_get\_window\_types

Get a list of window types

```
types gui_get_window_types
[ -type token ]
```

## gui list attrdefs

Lists user-defined attributes.

```
status_value gui_list_attrdefs
 [-class design_object]
 [-model_kind model_name]
 [-name attrdef_name]
 [-all]
 [-tcl]
 [-full]
```

### gui list attrgroup

Lists the group of attributes for the design object.

```
status value gui list attrgroup
 -class design_object (name of design
object)
 -name name (attribute group name)
 [-model_kind model_name] (model kind, if
omitted - default model kind)
 [-all] (all object classes)
 [-tcl] (tcl output format)
 [-full] (full tcl output format)
 [-attr_list] (list attributes only)
```

# gui list vm

List Current Visual Modes

```
string gui_list_vm
```

# gui load cell density mm

Loads the data for cell density map mode.

```
status gui_load_cell_density_mm
[-area area]
```

# gui\_load\_pin\_density\_mm

Loads the data for pin density map mode.

```
status gui_load_pin_density_mm
[-area area]
```

### gui remove pref key

Remove a preference key.

```
string gui_remove_pref_key -key Key
[-category Category]
```

### gui remove vm

Remove Visual Mode

```
string gui_remove_vm -name identifier
```

#### aui remove vmbucket

Remove Visual Mode Bucket

```
string gui_remove_vmbucket -vmname
mode_identifier
[-name bucket_identifier]
[-all]
```

### gui set current task

Set current task to the given task.

```
string gui_set_current_task -name task_name
-name task_name
```

# qui set highlight options

Change the options that control highlighting.

```
string gui_set_highlight_options
[-current color color id | -next color |
-auto_cycle_colors enable]
```

# qui set pref value

Set the value of a preference key.

```
string gui_set_pref_value -key Key -value
Value
[-category Category]
```

# gui set setting

Sets a setting on the specified window.

```
gui_set_setting
-window WindowID
-setting Setting
-value Value
```

### gui set vm

#### Set Visual Mode attributes

```
string gui_set_vm -name identifier
[-update_cmd pdate_command]
[-tag tag]
[-title label]
[-infotip infotip]
[-buckets uckets]
```

### qui set vmbucket

#### Set attributes for Visual Mode Bucket

```
string gui_set_vmbucket -vmname
mode_identifier
-name bucket_identifier
[-infotip infotip]
[-color color]
[-pattern pattern]
[-visible visibility]
[-title label]
[-collection handle]
[-above bucket_identifier | -below
bucket_identifier | -at top/bottom]
```

### gui set window pref key

Create a preference key owned by a particular window or window type

```
new value gui set window pref key
{ -window window_id | -window_type
window type }
[ -category category ]
-key key
-value_type value_type
-value value
```

# gui\_show\_man\_page

Show a man page in the man browser

```
string gui_show_man_page topic [-apropos]
```

# gui\_start

Starts the application GUI.

```
string gui_start
[-file name_of_script_file]
[-no_windows]
[-- x_args ...]
```

### gui\_stop

Stops the application GUI.

```
string gui_stop
```

### gui update attrdef

Updates the user-defined attribute for the design obiects.

```
status value gui update attrdef
 -class design_object
-name attribute name
 [-get_value_cmd get_value_tcl_command]
 [-set_value_cmd set_value_tcl_command]
 [-enum_list enum_list]
 [-model_kind model_name]
 [-type "int | double | boolean | string"]
 [-format format_string]
 [-display_name display_name]
 [-subtype "name | full_name"]
 [-width display_width]
 [-show | -hide]
 [-show_infotip | -hide_infotip]
 [-custom_edit_name custom_edit_name]
 [-custom_edit_args custom_edit_args]
```

### qui update attrgroup

Updates the group of attributes for the design object.

```
status value qui update attrgroup
 -class design_object (name of design
object)
 -name name (attribute group name)
 [-model_kind model_name] (model kind, if
omitted - default model kind)
 [-attr_list {{attr_1}...{attr_n}}]
 (list of attributes)
 [-add] (add new attribute to the group)
 [-delete] (delete attribute from the group)
 [-move destination] (move attribute in the
list:
Values: up, down, top, bottom, after,
before)
 [-attr attribute] (single attribute)
 [-anchor attribute] (anchor attribute)
```

### gui update pref file

Save current application preferences to the user preference file.

```
string gui_update_pref_file [-file
FilePathNamel
```

#### gui update vm

Update Visual Mode

```
string gui update vm -name identifier
```

## gui update vm annotations

Update visual mode annotaions

```
string gui_update_vm_annotations
-clear
-center
-add <points>
-draw_net <style>
[-type <shape>]
[-text <msg>]
[-color <color>]
[-pattern <pattern>]
[-line_style <line style>]
[-width <width>]
<obi>>
```

## help

Displays quick help for one or more commands.

```
string help
[-verbose] [-groups] [pattern]
```

# history

Displays or modifies the commands recorded in the history list.

```
string history
[-h] [-r] [args...]
```

# hookup retention register

Hooks up the save and restore pins of the retention registers to the save signal and the restore signal. This command is supported only in UPF mode.

```
status hookup_retention_register
```

## identify clock gating

Identifies Power Compiler inserted clock-gating circuitry in a structural netlist.

```
integer identify_clock_gating
[-reset]
[-reset_only cell_or_pin_list]
[-gating_element gating_cell]
[-gated_element gated_cell_or_pin_list]
[-ungated_element ungated_cell_list]
```

if

Conditional execution control structure.

### ignore\_site\_row

Indicates to ignore specified site rows or all site rows defined in the current design.

```
string ignore_site_row
[-row row_name]
[-site site_name]
```

# import\_designs

Imports one or more design files in Verilog or .ddc format.

# **Equivalent Scheme command:**

```
auVerilogToCell
```

```
status import designs
-format verilog | ddc
[-top design_name]
[-cell cell_filename]
[-rp_constraint tcl_script_file]
file_list
```

# import\_fp\_black\_boxes

Imports one or more black boxes from the hierarchy preservation information (logical view) into the physical cell.

## **Equivalent Scheme command:**

```
fphImportBlackBoxes
```

```
status import_fp_black_boxes
[-max_count num_black_box]
[-side_length length
| -gate_count gate_count | [-utilization
utilization]]
black boxes
```

### index collection

Given a collection and an index, if the index is in range, extracts the object at that index and creates a new collection containing only that object. The base collection remains unchanged.

```
collection index_collection
collection1
index
```

### initialize floorplan

Produces a floorplan with chip boundary, core, rows, and wire tracks.

## Equivalent Scheme command: axgPlanner

```
status initialize floorplan
[-control_type aspect_ratio |
width_and_height | row_number | boundary]
[-core_aspect_ratio float]
[-core_utilization float]
[-row_core_ratio float]
[-core_width float]
[-core_height float]
[-number_rows int]
[-use_vertical_row]
[-no_double_back]
[-start_first_row]
[-flip_first_row]
[-left_io2core float]
[-right_io2core float]
[-bottom io2core float]
[-top_io2core float]
[-keep_macro_place]
[-keep_std_cell_place]
[-min_pad_height]
[-pad_limit]
[-pin_snap]
[-keep_io_place]
```

### initialize rectilinear block

Creates L-, T-, U-, and cross-shaped floorplans for rectilinear blocks.

### **Equivalent Scheme command:**

axgRectiPlanner

```
status initialize rectilinear block
[-shape L | T | U | X]
[-control_type ratio | length]
[-core side dim { side a dim side b dim
side_c_dim side_d_dim [side_e_dim
side_f_dim]}]
[-use_current_boundary]
[-row_core_ratio_ratio_type]
[-core_utilization ratio_type]
[-orientation N | W | S | E]
[-use_vertical_row]
[-no double back]
[-start_first_row]
[-flip_first_row]
[-left io2core distance]
[-right_io2core distance]
[-top_io2core distance]
[-bottom_io2core distance]
[-keep macro place]
[-keep_std_cell_place]
[-keep_io_place]
```

### insert buffer

Inserts buffer cells on nets connected to specified pins.

```
collection insert_buffer
[-new_net_names new_net_names]
[-new_cell_names new_cell_names]
[-no_of_cells number]
[-inverter_pair]
[-repeater_distance distance_between
[-tolerance length]]
[-divide_load_by denominator
[-ignore_pin_cap]]
[-port_half_distance]
[-location coordinate list]
[-on_route]
[-orientation orientation_list]
object list
buffer lib cell
```

### insert\_diode

Inserts diodes into the design to fix antenna violations.

### **Equivalent Scheme command:** axgInsertDiode

```
status insert diode
[-nets collection of nets]
[-antenna_check_engine internal | hercules]
[-internal check option all |
top_layer_only]
[-no_auto_cell_selection]
[-diode_cells collection_of_diode_cells]
[-prefix prefix_name]
[-use_hierarchical_diode_instance_name]
[-same_row]
[[-dont_freeze_existing_placement]
 | [-routing skip |
when_all_violations_are_gone | always]]
[-signal_route_options ignore_lower_layers |
include_lower_layers |
include_all_lower_layers | advanced]
[-max_ratio max_ratio_number]
```

#### insert isolation cell

Inserts isolation cells on the specified nets, pins or ports. Isolation cell is a general term that applies to isolation (ISO) cells and enabled level-shifter (ELS) cells.

```
status insert_isolation_cell
[-force]
[-verbose]
-enable enable_signal
-object_list objects
-reference lib_cell_name
```

### insert level shifters

Inserts appropriate level shifters in the current design.

### **Equivalent Scheme command:**

astInsertLevelShifter

```
status insert level shifters
[-preserve]
[-all_clock_nets]
[-clock_net clock_name]
[-verbose]
```

#### insert metal filler

Fills an empty track with the metal wires to meet the metal density rules.

### **Equivalent Scheme command:**

axgFillWireTrack

```
int insert_metal_filler
[-out self | cellview_name]
[-purge]
[-bounding_box {{llx lly} {urx ury}}]
[-dont_overwrite]
[-timing_driven]
[-insert_as_instance instance_name]
[-tie_to_net none | ground | net_name]
[-create_floating_vias]
[-floating_via_ftr_spacing]
[-routing_space route_space]
[-from_metal from_metal_number]
[-to_metal to_metal_number]
[-width {layer width}]
[-space {layer space_between_fills}]
[-min_length { layer min_length } ]
[-max_length {layer max_length}]
[-space_to_route {layer
keep_from_metal_space}]
[-space_to_pg { layer
keep_from_pg_nets_space}]
[-stagger {layer}]
[-x_offset {layer x_distance}]
[-y_offset {layer y_distance}]
[-dont_snap_fill_to_track]
[-fill_poly]
[-distance_to_boundary
poly_to_cell_distance]
```

### insert ng filler

Generates notch and gap filling information for filling notches and gaps that are smaller than the minimum distance required between objects of the same net on the same layer.

### Equivalent Scheme command: geNewFillNG

```
int insert ng filler
[-include existing notch gap fill cell]
[-skip_filling_child_cell]
[-dont_apply_fat_wire_rule]
[-dont_fill_corner_to_corner]
[-out outname]
[-notch_layer_data_type notch_datatype]
[-gap_layer_data_type gap_datatype]
[-layers layer_list]
```

### insert pad filler

Fills gaps in the pad ring with instances of pad filler cells.

## **Equivalent Scheme commands:**

axgAddPadFiller, axgAddPadFillerByArea

```
int insert pad_filler
-cell lib cells
[-overlap_cell overlap_lib_cells]
[-voltage_area_voltage_area_list]
[-bounding_box rectangle]
[-prefix prefix]
[-no_left]
[-no_right]
[-no_bottom]
[-no_top]
```

# insert port protection diodes

Inserts diodes around the specified ports to protect them. One diode is added to each specified port.

```
status insert port protection diodes
[-prefix name]
[-ignore_dont_touch ]
{-diode_cell lib_cell}
-port list
```

### insert redundant vias

Replaces the specified single-cut vias with a multiple-cut via array. It can also replace a single via with another single via that has a different contact code.

### **Equivalent Scheme command:**

axDrouteOptimizeContact

```
status insert_redundant_vias
-from_via list_of_from_vias
-to_via list_of_to_vias
[-to_via_x_size list_of_x-sizes]
[-to_via_y_size list_of_y-sizes]
[-via array no swap]
[-optimize_level level_of_optimization]
[-num_cpus number_of_cpus]
[-auto_mode preview | insert]
```

### insert\_spare\_cells

Inserts spare cells in the legalized design.

```
status insert_spare_cells
[-lib_cell_lib_cell_name]
-cell_name prefix_name
[-num_instances number]
[-hier_cell hierarchy_name]
[-num_cells {lib_cell_name number}]
[-tie]
[-skip_legal]
```

#### insert stdcell filler

Fills empty spaces in standard cell rows with instances of master filler cells only.

### **Equivalent Scheme command:**

axgAddFillerCell

```
status insert stdcell filler
[-cell_without_metal lib_cell_without_list]
[-cell_with_metal lib_cell_with_list]
[-bounding_box rectangle]
[-dont_respect_hard_placement_blockage]
[-dont_respect_soft_placement_blockage]
[-between_std_cells_only]
[-randomize]
[-respect_overlap]
[-cell_without_metal_prefix
cell_without_prefix]
[-cell_with_metal_prefix cell_with_prefix]
[-avoid_layers layers_list]
[-connect_to_power Power_net_name]
[-connect_to_ground Ground_net_name]
[-voltage_area voltage_area_list]
[-vt_filler lib_cell_list]
[-check_only]
[-restore filler snapshot]
[-vt_filler_prefix vt_filler_prefix]
[-respect_keepout]
```

# insert tap cells by rules

Adds tap cells while meeting the maximum spacing design rule from the diffusion to the substrate or well contact.

```
status insert_tap_cells_by_rules
[-drc_spacing_check | -tap_cell_insertion]
[-tap_distance_based | -drc_spacing_based]
[-move | -freeze]
[-tap_master physical_lib_cell]
[-tap_layer layer_name]
[-tap distance limit distance]
[-n_well_layer layer_name]
[-p_well_layer layer_name]
[-contact_layer layer_name]
[-p_diffusion_layer layer_name]
[-n_diffusion_layer layer_name]
[-p_implant_layer layer_name]
[-n_implant_layer layer_name]
[-tap_spacing_design_rule distance]
[-tap filler name identifier prefix]
[-ignore_hard_blockage]
[-ignore_soft_blockage]
[-ignore_double_back_sharing]
[-connect_to_power_net power_net]
[-connect_to_ground_net ground_net]
[-no_tap_cells_under_metal_layer
metal_layers_list]
[-voltage_area_voltage_area_list]
[-respect_keepout]
```

### insert well filler

Fills gaps between cells in the same row containing wells on the specified layer.

# **Equivalent Scheme command:**

axgAddWellFiller

```
status insert_well_filler
-layer layer_name_or_number
[-ignore_PRboundary]
[-fill_gaps_smaller_than gap_size]
[-higher_edge min | max]
[-lower_edge min | max]
-gap_type {tt | bb | tb | bt}
[-respect blockages]
[-row_overlap {row_overlap_value}]
[-min_gap {min_gap_distance}]
[-max_gap {max_gap_distance}]
[-enclosure_only width]
```

#### insert zrt redundant vias

Replaces single-cut vias with multiple-cut via arrays. It can also replace a single-cut via with another single-cut via that has a different contact code.

```
status insert_zrt_redundant_vias
[-effort low | medium | high]
[-list_only]
[-timing_preserve_nets {collection_of_nets}]
[-timing_preserve_setup_slack_threshold
slack value
[-timing_preserve_hold_slack_threshold
slack value
```

#### is false

Tests the value of a specified variable, and returns a 1 if the value is 0 or the case-insensitive string false; returns a 0 if the value is 1 or the case-insensitive string true.

```
int is false
value
```

#### is true

Tests the value of a specified variable, and returns a 1 if the value is 1 or the case-insensitive string true; returns a 0 if the value is 0 or the case-insensitive string false.

```
int is true
value
```

# is zrt routed design

Checks if the current design is routed by Zroute.

```
int is zrt routed design
```

# legalize\_fp\_placement

Resolves standard cell placement conflicts after performing an initial placement.

# **Equivalent Scheme command:**

```
fphLegalizePlacement
```

```
status legalize_fp_placement
```

### legalize placement

Executes detailed placement on a design.

```
status legalize_placement
[-effort low | medium | high]
[-check_only]
[-eco]
[-incremental]
[-cells cell_objects]
[-priority low | medium | high]
[-timing]
[-coordinates {llx1 lly1 urx1 ury1 ...}]
```

#### lib2saif

Creates a forward-annotation SAIF file for a specified technology library.

```
int lib2saif
[-output file_name]
library
[-lib_pathname lib_path_name]
```

#### license users

Lists the current users of the Synopsys licensed features.

```
status license_users
[feature list]
```

#### link

Resolves design references.

```
int link
[-force]
```

# link\_physical\_library

Links the physical library with the logical library for physical synthesis.

```
int link_physical_library
```

#### list

Creates a list.

```
int list arg1 arg2 arg arg ...
```

#### list attributes

Lists the currently defined attributes.

### Equivalent Scheme command: dbFetchObject

```
string list_attributes
[-application]
[-class class_name]
[-nosplit]
```

## list\_designs

List the designs available in memory.

```
int list_designs
[design_list]
[-show_file]
```

### list drc error types

Lists error type names

```
list list drc error types
[-error_view mw_error_view]
[-class type_class]
[-name type_name]
[-id]
```

### list files

Lists the files that are loaded into memory.

```
integer list files
```

# list\_floorplan\_data

Lists the currently defined floorplan data attribute names.

```
string list_floorplan_data
[-module top | child_cell | plan_group]
[-view one_level | logical | physical]
```

# list instances

Lists the instances in the current design or current instance.

```
int list instances
[instance_list]
[-hierarchy]
[-max_levels num_levels]
[-full]
```

#### list libs

Lists the libraries available in memory.

```
status list_libs
[lib list]
```

#### list licenses

Displays a list of licenses currently checked out by the user.

```
status list_licenses
```

# list mw\_cels

Prints the list of Milkyway designs in the current Milkyway library.

Equivalent Scheme command: geShowCellList

```
status list mw cels
[-all_views]
[-all_versions]
[-sort]
```

# list partition data

Queries a partition browser and returns data from it.

```
status list partition data
[-top_blocks]
[-IOs]
[-hard_macros]
[-missing_modules]
[-top_hard_macros]
[-sub_blocks]
[-area cells_only | boundary |
include_external_keepout]
[-power_ports]
[-ground_ports]
[-instance_count all | std_cells |
hard_macros | IOs | modules | missing |
black boxl
[-keepouts]
[-utilization]
[-tcl_output]
[-verbose]
[module_name_list]
```

#### **Iminus**

Removes one or more named elements from a list and returns a new list.

```
list lminus
[-exact] the_list elements
```

## load fp rail map

Loads a voltage (IR) drop, electromigration (EM), resistance map or instance based voltage (IR) drop, power or power density map for display.

## **Equivalent Scheme command:**

```
fphDisplayVoltageDropMap
```

```
status load_fp_rail_map
[-nets net_name]
[-instance]
[-type map_type]
[-min min_value]
[-max max_value]
[-directory directory_name]
[-clear]
```

### load of

Returns the capacitance of the specified library cell pin.

```
float load of
library_cell_pin
```

# load upf

Reads a script in the Unified Power Format (UPF). This command is supported only in UPF mode.

```
status load upf
upf_file_name
[-scope instance_name]
[-noecho]
```

#### ls

Lists the contents of a directory.

```
string ls [filename ...]
```

## magnet placement

Performs magnet placement. Pulls standard cells closer to macros and assigns legal locations.

# Equivalent Scheme command: astMagnetPlace

```
int magnet placement
[-move fixed]
[-mark_fixed]
[-move soft fixed]
[-mark soft fixed]
[-avoid_soft_blockages]
[-stop_by_sequential_cells]
[-exclude_buffers]
[-logical_level level]
[-stop_points object_list]
[-align]
magnet_objects
```

#### man

Displays reference manual pages.

```
string man
topic
```

# map isolation cell

Specifies how to map or remap the isolations and enable level-shifter cells belonging to the specified isolation strategy. This command is supported only in UPF mode.

```
status map_isolation_cell
isolation_strategy
-domain power_domain
-lib_cells lib_cells
```

# map level shifter cell

Specifies that the level-shifter cells belonging to the specified strategy can only be mapped to a subset of the library cells. This command is supported only in UPF mode.

```
status map_level_shifter_cell
level_shifter_strategy
-domain power_domain
-lib cells lib cells
```

### map power switch

Defines which power switch library cells to use for the mapping of the given UPF power switch.

```
status map_power_switch
switch_name
-domain domain name
-lib cells list
```

#### map\_retention\_cell

Defines how to map the unmapped sequential cells to retention cells for the specified UPF retention strategy of the power domain. This command is supported only in UPF mode.

```
status map_retention_cell
retention_strategy
-domain power_domain
[-lib cells lib cells]
[-lib_cell_type lib_cell_type]
[-elements objects]
```

#### mark clock tree

Marks clock attributes on clock objects.

# **Equivalent Scheme command:**

astMarkClockTree

```
status mark_clock_tree
[-clock_trees name_or_source_pin_list]
[-clock_synthesized]
[-fix sinks]
[-clock net]
[-ideal_net]
[-routing rule
name_of_the_non_default_routing_rule]
[-use_default_routing_for_sinks n]
[-layer_list list_of_layer_names]
[-remove]
```

#### mem

Reports memory usage information.

```
int mem
[-all]
[-verbose]
```

### merge clock gates

Merges multiple compatible clock gates into one.

```
status merge_clock_gates
[-verbose]
[-preview]
```

## merge\_flip\_chip\_nets

Merges the flip-chip nets into one net.

```
status merge flip chip nets
-from from nets
-to to net
[-update_routing]
```

### merge\_fp\_hierarchy

Creates a new level of hierarchy.

### Equivalent Scheme command: axgHierPlan

```
int merge fp hierarchy
[-design_name design_name]
[-new_cell_name cell_name]
[-cells cell list]
[-wrapper]
[-input_sdc_file input_file_name]
[-output_sdc_file output_file_name]
[-load back sdc]
[-no_port_merging]
```

# merge net shapes

Merges a collection of net shapes and returns the collection of net shapes after merge.

```
collection merge_net_shapes
shape_collection
```

## merge saif

Reads a list of SAIF files with their corresponding weights, computes the merged toggle rate and static probability, and annotates the switching activity for nets, pins, and ports in the current design. The command then generates a merged output SAIF file.

```
integer merge_saif
-input_list saif_file_and_weight_list
-instance_name inst_name
[-output merged_saif_name]
[-simple_merge]
[-ignore ignore_name]
[-ignore_absolute ig_absolute_name]
[-exclude exclude_file_name]
[-exclude_absolute_ex_absolute_file_name]
[-unit_base unit_value]
[-scale scale value]
[-khrate khrate_value]
[-map names]
[-rtl direct]
[-strip_module annotated_instance_name]
```

# move mw cel origin

Moves the origin of a Milkyway design.

```
status move mw cel origin
-to point
[mw_cel_list]
```

# move\_objects

Moves one or more objects to the specified location.

## Equivalent Scheme command: geMove, geMoveCell

```
status move_objects
[-delta vector]
[-from point]
[-to point]
[-x real]
[-y real]
[-keep_placement]
[-keep_pad_to_core_distance]
[-ignore_fixed]
objects
```

## move pins on edge

Moves a set of pins along the side of a cell or macro.

# Equivalent Scheme commands: fphSnapSMPin,

fphSnapSMPinToSMEdge

```
status move pins on edge
-distance real
[-overlap_policy_type]
[-layer_policy layer_policy_type]
pins
```

#### name format

Specifies the name format for the isolation cells and level shifters.

```
status name_format
[-isolation_prefix name]
[-isolation_suffix name]
[-level_shift_prefix name]
[-level_shift_suffix name]
```

## open mw cel

Opens a Milkyway design.

## Equivalent Scheme command: geOpenCell

```
collection open_mw_cel
[-readonly]
[-library library]
[-version version]
[-not_as_current]
mw_cel_name
```

# open mw lib

Opens a Milkyway library.

# Equivalent Scheme command: geOpenLib

```
collection open_mw_lib
[-readonly | -write_ref]
mw lib
```

## optimize clock tree

Performs clock tree optimization.

#### Equivalent Scheme command: astCTO

```
status optimize_clock_tree
[-clock_trees clock_trees]
[-buffer_relocation]
[-buffer_sizing]
[-gate_relocation]
[-gate_sizing]
[-delay_insertion]
[-operating_condition min | max | min_max]
[-premesh]
[-postmesh]
[-mesh_net_mesh_net_name]
[-routed_clock_stage none | global | track |
detail | detail_with_signal_routes]
[-search_repair_loop loop_number]
[-no_clock_eco_route]
```

## optimize dft

Performs placement-aware or clock-aware scan reordering.

```
status optimize dft
[-clock_buffer]
[-plan_group]
```

# optimize\_flip\_chip\_route

Beautifies the flip-chip routing patterns.

```
status optimize_flip_chip_route
[-nets collection_of_nets
 -nets_in_file nets_file]
[-layer tech_layer_number | layer_name]
[-change_route_type user_enter |
signal_route]
```

# optimize fp timing

Performs timing optimization on the design.

# Equivalent Scheme command: fphOptimize

```
status optimize fp timing
[-effort medium | high]
[-fix_design_rule]
[-area_recovery]
[-report_qor]
[-feedthrough_buffering_only]
```

# optimize netlist hierarchy

Modifies the net-list tree structure contained in the input net-list in order to create physically partition-able hierarchy nodes in the top level such that the size of the nodes are relatively well-balanced while minimizing the number of top level nets that need to connect to hierarchy block interface.

```
status optimize netlist hierarchy
-netlist_files filelist
-top topName
[-opaque_modules modulelist]
[-max_partition_to_chip_ratio sizeRatio]
[-keep_top_hier modulelist]
[-hier_marker symbol]
[-max_hier_mod_depth Level]
[-max_num_nodes Count]
[-size_metric {simple | instcnt | area}]
[-filename string]
```

# optimize\_power\_switch

Optimizes IR drop by sizing header and footer cells up or down.

```
status optimize power_switch
-real_pg_net real_pg_net_name
-virtual pg net virtual pg net name
[-lib_cell lib_cells_or_power_switches]
[-cells instances]
[-legalize_placement]
[-remove_preroute]
[-preroute_mode_real_pg_port rail | tie |
netl
[-no_preroute_real_pg_port]
```

# optimize pre cts power

Performs power optimization before the clock tree synthesis stage.

```
status optimize_pre_cts_power
[-operating_condition min | max(default) |
min maxl
[-update_clock_latency]
```

# optimize wire via

Optimizes the routing to minimize wire length.

## Equivalent Scheme command: axgRoutOpt

```
status optimize_wire_via
[-nets collection_of_nets]
[-exclude_nets collection_of_nets]
[-search_repair_loop num]
[-run_time_limit num]
[-num_cpus num]
```

### order rp groups

Orders the relative placement groups created by the extract\_rp\_group command in a sequential manner.

```
int order_rp_groups
-group_name group_name
[-output file_name]
[-append]
[-nosplit]
[-apply]
rp_groups
```

### pack\_fp\_macro\_in\_area

Automatically packs macros in the specified area.

# **Equivalent Scheme command:**

```
fphPackMacroInArea
```

```
status pack_fp_macro_in_area
[-preferred_edges edge_string]
[-objects collection]
[-area list of points]
```

# parse proc arguments

Parses the arguments passed into a Tcl procedure.

```
string parse_proc_arguments -args arg_list
result_array
```

# place flip chip array

Creates flip-chip bumps and places them in a two-dimensional matrix configuration.

## Equivalent Scheme command: fcArrayPlace

```
status place_flip_chip_array
-physical_lib_cell {phy_lib_cels}
-prefix prefix
-start_point start_point
-number num_bump
-delta \{x \ y\}
-repeat {i j}
[-orientation N | W | S | E | FN | FE | FS |
FW1
[-cell_origin lower_left | center]
```

# place flip chip ring

Creates flip-chip bump cells and places them in a ring configuration.

#### Equivalent Scheme command: fcRingPlace

```
status place_flip_chip_ring
-physical_lib_cell {cell_name}
-prefix prefix
-number num_bump
-bump_spacing spacing
-ring_number ring_number
-ring_spacing ring_spacing
-boundary_box
[-left_orientation N \mid W \mid S \mid E \mid FN \mid FS \mid
FW | FE]
[-stagger_offset offset]
[-extra_spacing extra_spacing]
[-num_extra_spacing num_extra]
```

# place\_fp\_pins

Performs pin assignment for soft macros or at the block level.

# Equivalent Scheme command: fphAssignPins

```
status place_fp_pins
[-block_level]
[-effort low | high]
[-verbose]
[soft_macros]
```

## place freeze silicon

Automatically places new cell instances by swapping out spare cells. This command is typically used in a freeze silicon ECO flow.

## **Equivalent Scheme command:**

```
axqECOAutoPlaceFS
status place freeze silicon
```

## place io pads

Adjusts the placement of unconstrained pins and pads.

## Equivalent Scheme command: ioReplacePads

```
status place io pads
[-io_style io_style | flipchip | center |
core | distribute | abut | old]
[-adjust_core no_change | macro_and_region |
offset_from_pads]
[-left_to_core double]
[-right_to_core double]
[-top_to_core double]
[-bottom_to_core double]
[-min_pad_height]
```

# place\_opt

Performs simultaneous placement, routing, and optimization on the design.

# Equivalent Scheme commands: astAutoPlace, astPostPS, astPrePS

```
status place_opt
[-effort low | medium | high]
[-area_recovery]
[-optimize_dft]
[-congestion]
[-power]
[-cts]
[-num_cpus number_of_cpus]
```

### preroute instances

Connects pins in instances to power and ground targets.

### Equivalent Scheme command:

axgPreRouteInstances

```
status preroute instances
[-ignore_macros]
[-ignore_pads]
[-ignore_cover_cells]
[-consider_driver_cells]
[-connect_instances all_but_specified |
specified | specified]
[-cells {collection_of_cells}]
[-target_directions four_sides | vias_only |
vias_only]
[-skip_left_side]
[-skip_right_side]
[-skip_bottom_side]
[-skip_top_side]
[-skip_vias_to_lower_layer]
[-skip_vias_to_higher_layer]
[-select_net_by_type pg | tieup_and_tiedown
| pg_and_tieup_tiedown | specified |
tieup_and_tiedown | pg_and_tieup_tiedown |
specified]
[-nets {collection_of_nets}]
[-route_pins_on_layer layer_from_tech_file]
[-primary_routing_layer preferred | pin |
specified | pin | specified]
[-preferred_routing_layer high | low]
[-specified_horizontal_layer h_layer]
[-specified_vertical_layer v_layer]
[-pad_pin_to_pad_boundary distance
[-one_d_pin one_d_pin_dist]
[-boundary pad to top cell boundary distance
[-macro_pin_to_macro_boundary distance
[-customize]
[-routing_width connection_width]
[-connect_to_pins_at center | low_end |
high_end | low_end | high_end]
[-offset pin_connection_offset]
[-extend_to_boundaries_and_generate_pins]
[-force_extend_to_boundaries_and_generate_
[-route_small_pins_using_wider_dimension]
[-route_boundary_coinciding_edges_only]
[-skip_pad_pins_touching_pad_side_
boundaries]
[-advanced_via_rules]
```

```
[-special_rules special_rules_name]
[-extend_for_multiple_connections]
[-extension_gap space_threshold]
[-undo]
```

#### preroute standard cells

Connects power and ground pins in the standard cells to the power and ground rings or straps, and connects power and ground rails in the standard cells.

### **Equivalent Scheme command:**

axgPrerouteStandardCells

```
status preroute standard cells
[-mode rail | tie | net]
[-connect horizontal | vertical | both]
[-nets {collection_of_nets}]
[-route_pins_on_layer layer]
[-within {{ llx lly} {urx ury}}]
[-no_routing_outside_working_area]
[-special_via_rule]
[-offset_both_sides_for_special_via]
[-special_via_x_offset distance]
[-special_via_y_offset distance]
[-special_via_x_size distance]
[-special_via_y_size distance]
[-special_via_x_step distance]
[-special_via_y_step distance]
[-advanced_via_rules]
[-skip_macro_pins]
[-skip_pad_pins]
[-remove_floating_pieces]
[-pin_width_by_extreme_edges]
[-pin_width_by_most_extended_pin]
[-tie_mode_max_route_width distance]
[-extend_to_boundaries_and_generate_pins]
[-force_extend_to_boundaries_and_generate_
pinsl
[-avoid_merging_vias]
[-optimize_via_locations]
[-snap_shapes_to_tracks]
[-do_not_route_over_macros]
[-fill_empty_rows]
[-cut_out_empty_spans]
[-extend_for_multiple_connections]
[-extension_gap distance]
[-num_cpu int_number]
[-max_fanout int_number]
[-h_layer name_of_metal_layer]
```

```
[-v_layer name_of_metal_layer]
[-h_width distance]
[-v width distance]
[-port_filter pattern]
[-cell master filter pattern]
[-cell_instance_filter pattern]
[-voltage_area_filter pattern]
[-port_filter_mode off | select | skip]
[-cell_master_filter_mode off | select |
skip]
[-cell_instance_filter_mode off | select |
skip]
[-voltage_area_filter_mode off | select |
skipl
[-undo]
```

### print message info

Prints information about diagnostic messages which have occurred or have been limited.

```
string print_message_info
[-ids id_list] [-summary]
```

### print\_proc\_new\_vars

Check for new variables created within a Tcl procedure.

```
string print_proc_new_vars
```

# print suppressed messages

Displays an alphabetical list of message ids that are currently suppressed.

```
string print suppressed messages
```

## printenv

Prints the value of environment variables.

```
string printenv
[variable_name]
```

# printvar

Prints the values of one or more variables.

```
string printvar
[pattern] [-user_defined] [-application]
```

#### proc\_args

Displays the formal parameters of a procedure.

```
string proc_args
proc_name
```

# proc body

Displays the body of a procedure.

```
string proc_body
proc_name
```

## process\_particle\_probability\_file

Encrypts or decrypts the particle probability function file.

```
process_particle_probability_file
-key
-input file
[-output_file ]
```

### propagate constraints

Propagates timing constraints from lower levels of the design hierarchy to the current design.

```
status propagate_constraints
[-design design_list]
[-all]
[-clocks]
[-disable timing]
[-dont_apply]
[-false_path]
[-gate_clock]
[-ideal_network]
[-ignore_from_or_to_port_exceptions]
[-ignore_through_port_exceptions]
[-max_delay]
[-min_delay]
[-multicycle_path]
[-operating_conditions]
[-power_supply_data]
[-output file_name]
[-port_isolation]
[-verbose]
[-case_analysis]
[-target_library_subset]
```

## propagate ilm

Propagates specified information of the interface logic model (ILM) blocks to the top-level design.

```
status propagate_ilm
[-clock_mesh_annotation]
[-verbose]
[cell list]
```

### propagate\_switching\_activity

Forces a propagation of the power switching activity information.

```
int propagate_switching_activity
[-effort low | medium | high]
[-verbose]
[-infer_related_clocks]
```

# psynopt

Performs incremental synthesis on the design.

Equivalent Scheme commands: astAutoPlace, astPostPS, astPostPS1

```
int psynopt
[-area_recovery]
[-only_area_recovery]
[-congestion]
[-no_design_rule | -only_design_rule]
[-only_hold_time]
[-in_place_size_only]
[-size_only]
[-on_route]
[-preserve_footprint]
[-use annotation]
[-power]
[-only_power]
```

## push\_down\_fp\_objects

Transfers physical objects from the top level to the soft macro level.

### Equivalent Scheme command: fphCutPreRoute

```
status push_down_fp_objects
[-object_type {routing | route_guides |
blockages | cells | rows | shapes}]
[-cut_type push_down | cut_down | copy_down]
[-no_overlap_checking]
[-connect_copy_down_wires]
[-wire_net_type {pg | clock | signal}]
[-freeze_push_down_nets]
[-allow_feedthroughs]
[-nets net_object_list]
[-partial_overlap]
[-row_offset_x int]
[-row_offset_y int]
[-include all | shapes_with_net_id |
shapes_without_net_id]
[soft macros]
```

### push\_flip\_chip\_route

Pushes routed flip-chip wires either in a specified direction or away from the specified nets.

```
status push flip chip route
-nets collection_of_nets
-nets_in_file nets_file
[-layer mX | MX | tech_layer_number]
[-direction up | down | left | right]
[-mode 1 | 2 | 3]
[-sweep_range sweep_range]
[-all]
```

## push\_up\_fp\_objects

Transfers physical objects from the soft macro level to the top level.

### **Equivalent Scheme command:**

[-ignore\_not\_push\_down\_nets]

```
fphRecoverPreroute, fphPushUp,
fphDeleteSMCellRow
status push up fp objects
[-object_type {routing | pins | route_guides
| blockages | cells | rows}]
[-layers ayer_object_list]
[-to_object_type routing | terminals]
[-top_level_interface_nets net_object_list]
[-preserve_child_preroutes]
[-include pushed_down_objects_only | all]
[-child_object_names object_list]
```

# pwd

Displays the pathname of the present working directory (pwd), also called the current directory.

```
string pwd
```

[soft\_macros]

# query\_objects

Searches for and displays objects in the database.

# Equivalent Scheme command: geQueryObject

```
string query_objects
[-verbose]
[-class class_name]
[-truncate elem_count]
object_spec
```

# quit

Exits the shell.

```
string quit
```

#### quit!

Quits the application without posting an application exit dialog.

```
quit!
```

## read antenna violation

The command is used to read antenna violation file to ICC.

```
int read_antenna_violation
[-format hercules]
[-file file name]
```

#### read ddc

Reads in one or more design files in .ddc (Synopsys logical database) format.

```
status read ddc
file names
[-scenarios scenario list]
[-active_scenarios active_scenario_list]
```

#### read def

Annotates the design with the data from a file in Design Exchange Format (DEF).

```
status read def
[-check_only]
[-enforce_scaling]
[-no_incremental]
[-verbose]
[-turn_via_to_inst]
[-inexactly_matched_via_to_inst]
[-lef lef_file_names]
[-snet no shape as user enter]
[-snet_no_shape_as_detail_route]
[-preserve_wire_ends]
def file names
```

### read drc error file

Creates an error cell from the given drc error file.

```
status read_drc_error_file
[-drc_type type]
[-error_cell cell_name]
drc file
```

#### read file

Reads designs or libraries into memory, or reads libraries into the shell.

```
list read_file
file_list
[-format format_name]
[-ilm]
[-single_file single_file_name]
[-scenarios scenario list]
[-active scenarios active scenario list]
```

### read\_flip\_chip\_bumps

Reads bump locations and connected nets from a file with the advanced input format (AIF).

Equivalent Scheme command: fcRingPlace

```
status read flip chip bumps
-physical_lib_cell {phy_lib_cels}
[-orientation N | W | S | E | FN | FE | FS |
FW1
file name
```

## read floorplan

Reads in a script that describes a floorplan into current Milkyway cel.

Equivalent Scheme command: load

```
int read_floorplan
file_name [-echo]
```

# read io constraints

Reads I/O constraints into the specified design.

Equivalent Scheme commands: axgLoadTDF, axgLoadTDFforChildCell

```
status read_io_constraints
[-append]
[-cell name]
io_constraints_file
```

#### read lib

Reads a technology library, physical library, or symbol library into the shell. Creates a physical library for GDSII.

```
int read lib
[-format format_name]
[-symbol intermediate_symbol_library_file]
[-plibrary physical_library_output_file]
[-pplibrary pseudo_physical_file_name]
file_name
[-no warnings]
[-names_file file_list]
[-test_model CTL_file_list]
[-html]
[-lib_message_var_name lib_msg_var_name]
```

#### read mw eco list

Reads an ECO change file and performs ECO operations on Milkyway designs.

### **Equivalent Scheme command:**

auHierECOByChangeFile

```
status read mw eco list
[designcell_name]
[-library lib_name]
[-change_file change_filename]
[-explicit_uniq]
[-loose_name_match]
[-softmacro]
```

# read parasitics

Reads parasitics information from a disk file for the delay calculation tools.

```
int read parasitics
[-format SPEF | SBPF]
[-syntax_only]
[-max_file max_file_name
[-min_file min_file_name]]
[-keep_capacitive_coupling]
[-triplet_type min | typ | max]
 | [-eco]
[-ilm_context]
[file_list]
```

## read rail maps

Reads rail map data from a map file.

```
status read_rail_maps
[-file file name]
```

## read saif

Reads a SAIF file and annotates switching activity information on nets, pins, ports, and cells in the current design.

```
status read saif
-input file_name
-instance name name
[-target_instance instance]
[-ignore ignore_name]
[-ignore_absolute ig_absolute_name]
[-exclude exclude_file_name]
[-exclude_absolute_ex_absolute_file_name]
[-names_file name_changes_log_file]
[-scale scale_value]
[-unit_base unit_value]
[-khrate khrate_value]
[-map_names]
[-auto_map_names]
[-rtl direct]
[-verbose]
```

#### read sdc

Reads in a script in Synopsys Design Constraints (SDC) format.

Equivalent Scheme commands: ataLoadSDC

```
status read_sdc
file name
[-echo]
[-syntax_only]
[-version sdc_version]
```

#### read sdf

Reads leaf cell and net timing information from a file in Standard Delay Format (SDF) and uses that information to annotate the current design.

```
string read_sdf
[-load_delay net | cell]
[-path path_name]
[-min_type sdf_min | sdf_typ |
                               sdf_max]
[-max_type sdf_min | sdf_typ | sdf_max]
[-worst]
[-min file min sdf file name]
[-max_file max_sdf_file_name]
sdf_file_name
```

## read tdf ports

Reads in a Top Design Format (TDF) file and translates the "pin" and "pad" to mpc constraints for ports in the floorplan in the mpc flows.

#### Equivalent Scheme command: ioLoadTdf

```
int read tdf ports
[TDF file]
-output string
-apply
-verbose
```

# read verilog

Reads in one or more design or library files in Verilog format.

```
status read_verilog
[-dirty_netlist]
[-allow_black_box]
[-verbose]
[-bus_direction_for_undefined_cell
connection | msb | lsb]
[-keep_module_list]
[-top top_module_name]
[-cell cell_name]
 | verilog_files
```

### rebuild mw lib

Rebuilds the Milkyway library.

Equivalent Scheme commands: dbRebuildLib

```
status_value rebuild_mw_lib
libName
```

## recover tie connection

Recover tie connection from direct PG implementation.

```
status recover_tie_connection
[-net pg_net_list]
[-cell cell_list]
[-hierarchy_based]
```

#### redirect

Redirects the output of a command to a file.

```
string redirect
[-append] [-tee] [-file
 -variable
 -channel] [-compress]
target
{command_string}
```

#### redo

Redoes last undo operation

```
status redo
[-all]
[-mark string]
```

# reduce fp rail stacked via

Given a complete or partial power network, you can select a set of stacked vias in the power network for removal to reduce congestion. This command honors the specified voltage (IR) drop constraint and maintains power network connectivity. The layer-based global route congestion maps are required for this command. route zrt global, route global or route fp proto can be used to create the congestion maps. The reduce\_fp\_rail\_stacked\_via command does not physically remove the selected stacked vias. Signal vias are not removed. Power network stacked vias in hard-macros or soft-macros are not removed. Power network stacked via reduction does not support running more than two nets at a time.

```
status reduce_fp_rail_stacked_via
-nets nets
[-power_budget power]
[-analyze_power]
[-lowest_voltage_drop]
[-target_voltage_drop target_voltage]
[-voltage_supply voltage]
[-effort low | medium | high]
[-pad_lib_cells pad_lib_cells]
[-read_pad_instance_file_file_name]
[-read_pad_lib_cell_file file_name]
[-extract_stacked_via_only]
[-use_pins_as_pads]
[-top_level_only]
[-ignore_blockages]
[-ignore_conn_view_layers layer]
[-read_power_compiler_file file_name]
[-read_prime_power_file file_name]
[-read_default_power_file file_name]
[-output_directory directory_name]
```

# refine fp macro channels

Refines channels between macros to avoid congestion.

```
status refine fp macro channels
```

## refine placement

Performs incremental placement with congestion optimization.

```
int refine placement
[-congestion_effort low | medium | high]
[-perturbation_level min | medium | high |
max1
[-ignore_scan]
[-num_cpus number_of_cpus]
[-coordinate {X1 Y1 X2 Y2}]
```

### remove\_all\_spacing\_rules

Removes all inter-cell spacing rules from the current library.

```
status remove_all_spacing_rules
```

#### remove annotated check

Removes annotated timing check information.

```
int remove_annotated_check
-all | -from from_list | -to to_list
[-rise | -fall]
[-clock rise | fall]
[-setup] [-hold]
[-recovery] [-removal]
[-nochange_low] [-nochange_high]
```

# remove\_annotated\_delay

Removes the annotated delay between two pins.

```
int remove_annotated_delay
-all
  -cell_all
  -net_all
  -non_clock_cell_all
 -non_clock_net_all
  -from from_list
 -to to list
```

# remove annotated transition

Removes the annotated transition at a pin.

```
int remove_annotated_transition
-all
```

#### remove annotations

Removes all annotated information on the design.

```
status remove_annotations
```

#### remove antenna rules

Deletes all of the antenna rules stored in the library.

### **Equivalent Scheme command:**

```
dbClearLibAntennaRules
```

```
status_value remove_antenna_rules
[mw lib]
```

#### remove attribute

Removes an attribute from the specified objects.

#### Equivalent Scheme command: astSetDontUse

```
collection remove attribute
[-class class_name]
[-quiet]
object_list
attribute_name
```

# remove\_base\_arrays

Removes base arrays from the current design.

# **Equivalent Scheme commands:**

```
axPurgeSingleRecordType, dbDeleteObject
```

```
status_value remove_base_arrays
[-all | pattern]
```

## remove bounds

Removes bounds from the current design.

```
int remove bounds
[-verbose]
[-all]
[-name bound_name_list]
objects
```

#### remove buffer

Removes the buffer cells at a specified driver pin or net on a mapped design.

```
status remove buffer
-from start_point
-net net_list
[-to end point list]
[-level integer]
cell list
```

#### remove buffer tree

Removes the buffer tree at a given driver pin.

### **Equivalent Scheme commands:**

```
pdsHFNCollapse, pdsHFNCollapseNet
```

```
int remove_buffer_tree
[-from pin_or_net_list]
[-verbose]
[-all]
```

#### remove bus

Removes a port bus or net bus.

```
status remove bus
object_list
```

# remove case analysis

Removes the case analysis value from the specified input ports or pins.

```
string remove case analysis
port_or_pin_list | -all
```

#### remove cell

Removes cells from the current design.

# **Equivalent Scheme command:**

```
dbPurgeCellInstMaster,
status remove_cell
cell_list | -all
```

## remove cell degradation

Removes the cell\_degradation attribute on specified ports or designs.

```
int remove_cell_degradation
object_list
```

#### remove cell sites

Deletes the specified cell sites.

```
status remove_cell_sites
-all | cell sites
```

## remove cell vt type

removes voltage threshold type of a library cell or all cells of a library. Voltage threshold type is used for mixed voltage threshold filler cell insertion

```
integer remove_cell_vt_type
-library library_name | -lib_cell cell_name
```

# remove checkpoint designs

Remove checkpoint designs created preroute optimization commands

```
int remove_checkpoint_designs
[-command]
```

#### remove clock

Removes clocks from the current design.

```
int remove_clock
clock_list | -all
```

# remove clock gates

Identifies and removes clock-gating cells according to the specified option.

```
status remove clock gates
[-gated_registers gated_register_list]
[-min_bitwidth minsize_value]
[-gating_cells_clock_gating_cells_list]
```

# remove clock gating check

Removes setup and hold checks from the specified clock gating cells.

```
int remove_clock_gating_check
[-setup]
[-hold]
[-rise]
[-fall]
object_list
```

## remove clock groups

Removes specific exclusive or asynchronous clock groups from the current design.

```
status remove_clock_groups
-logically_exclusive
 -asynchronous
 -physically_exclusive
name_list | -all
```

### remove clock latency

Removes clock latency information from the specified objects.

```
string remove_clock_latency
[-fall]
[-min]
[-max]
[-source]
[-early]
[-late]
object_list
[-rise]
```

## remove clock mesh

Removes the premesh tree, clock mesh or the postmesh tree routes and/or logical connections based on the options specified.

```
status remove_clock_mesh
[-premesh]
[-clockmesh]
[-postmesh]
[-route_only]
[-clock tree ]
```

### remove\_clock sense

Removes clock sense information from the specified pins.

```
integer remove_clock_sense
[-all]
[-clocks clock_list]
pins
```

#### remove clock transition

Removes clock transition attributes on the specified clock objects.

```
int remove clock transition
clock_list
```

#### remove\_clock\_tree

Removes buffers and inverters from the clock tree.

### **Equivalent Scheme command:**

astDeleteClockTree

```
status remove clock tree
[-clock_trees name_or_source_pin_list]
[-honor_dont_touch]
[-synopsys_only]
[-high_fanout_net net_or_pin_list]
```

### remove clock tree exceptions

Removes the specified clock tree exceptions. which were previously set with the set clock tree exceptions command.

```
status remove_clock_tree_exceptions
[-all]
[-float_pins float_pin_collection]
[-stop_pins stop_pin_collection]
[-non stop pins non stop pin collection]
[-exclude_pins exclude_pin_collection]
[-dont touch subtrees dts pin collection]
[-dont_buffer_nets
collection_or_list_of_nets]
[-dont_size_cells
collection_or_list_of_cells]
[-size_only_cells
collection_or_list_of_cells]
[-float_pin_logic_level]
[-preserve_hierarchy
collection of pin or cells
[-clocks object_list]
```

# remove clock tree options

Removes clock tree objects from database.

```
void remove_clock_tree_options
[-clock_trees name_or_source_pin_list]
```

# remove clock uncertainty

Removes clock uncertainty information previously set by the set clock uncertainty command.

```
string remove_clock_uncertainty
[object_list
  -from from_clock
   -rise_from rise_from_clock
  -fall from fall from clock
-to to_clock
  -rise to rise to clock
  -fall to fall to clock
[-rise]
[-fall]
[-setup]
[-hold]
```

## remove congestion options

Removes congestion options from the current design.

```
int remove_congestion_options
[-all] id_list
```

#### remove cts scenario

Removes the current CTS scenario setting. This command doesn't remove the scenario itself, it only removes the CTS scenario setting.

```
Boolean remove_cts_scenario
```

# remove\_dangling\_wires

Removes dangling wires and vias on specified nets, except for power and ground nets and those with short or open violations.

```
integer remove_dangling_wires
[-nets {collection_of_nets}]
[-route_types {list_of_route_types}]
[-layers {collection_of_layers}]
[-no_rerun_drc]
```

## remove data check

Removes specified data-to-data checks previously set by set\_data\_check.

```
string remove_data_check
-from from_object
  -rise_from from_object
  -fall_from from_object
-to to_object
  -rise_to to_object
  -fall_to to_object
[-setup | -hold]
[-clock clock]
```

# remove design

Removes a list of designs or libraries from memory.

```
status remove_design
[design_list | -designs | -all]
[-hierarchy] [-quiet]
```

#### remove diode

deletes the diode cells

#### **Equivalent Scheme command:** axgDeleteDiode

```
integer remove_diode
[-cells diode_cell_name]
-nets collection_of_nets
[-all_clock_net]
[-dangling_wires]
```

#### remove disable clock gating check

For specified cells and pins, restores clock gating checks previously disabled by the set disable clock gating check command.

```
string remove_disable_clock_gating_check
object_list
```

#### remove\_disable\_timing

Enable previously user-disabled timing arcs in the current design. It is an equivalent to set\_disable\_timing -restore.

```
int remove disable timing
object_list
[-from from_pin_name -to to_pin_name]
[-all_loop_breaking]
```

## remove distributed hosts

Remove all the hosts added to the distributed hosts list.

```
int remove_distributed_hosts
```

#### remove distributed route

Terminates a job.

## Equivalent Scheme command: jpKillJob

```
integer remove_distributed_route
-job jobId
```

#### remove dont touch placement

Removes the restriction of fixed placement from a leaf cell and/or cluster.

```
status remove_dont_touch_placement
object_list
```

#### remove\_dp\_int\_round

Remove the rounding attribute from datapath output nets.

```
int remove_dp_int_round
nets
```

#### remove drc error

Remove one or more errors from the error view.

```
status remove_drc_error
-drc_error drc_error
[-error_view mw_error_view]
drc_error
```

## remove driving cell

Removes driving cell attributes from the specified input or inout ports of the current design.

```
int remove_driving_cell
[port_list]
```

# remove edit groups

Removes a list of edit groups.

```
collection remove edit groups
[-all]
[-quiet]
[objects]
```

# remove filler with violation

Deletes filler cells that have routing violations

# **Equivalent Scheme command:**

```
axDeleteFillerWithViolation
integer remove_filler_with_violation
-name cell name
```

# remove flip chip route

Removes the specified flip-chip wires and contacts.

```
status remove_flip_chip_route
[-nets collection_of_nets
-nets_in_file nets_file]
[-width width]
[-contact]
```

## remove fp block shielding

Removes signal shielding (route blockages) created by create fp block shielding.

#### **Equivalent Scheme command:**

fphDeleteHierSignalShielding

```
status remove_fp_block_shielding
[-inside_boundary]
[-outside_boundary]
[-side_list {left | right | top | bottom}]
[-metal_layers layer_list]
[objects]
```

# remove fp feedthroughs

Removes feedthrough ports and nets that exist within the design.

# **Equivalent Scheme command:**

fphRemoveFeedthroughs

```
status remove_fp_feedthroughs
[-include {buffered original}]
[-nets object_list]
[-blocks object_list]
[-voltage_areas object_list]
```

# remove fp pin constraints

Resets the pin assignment constraints for the specified soft macros or plan groups to the default values.

```
status remove_fp_pin_constraints
[-block_level]
[blocks]
```

### remove fp pin overlaps

Removes overlaps between all pins on the specified soft macros and the specified top-level or soft macro pins.

# **Equivalent Scheme command:**

fphRemoveSMPinOverlap

```
status remove_fp_pin_overlaps
[-cells collection]
[-pins collection]
```

# remove\_fp\_plan\_group\_padding

Deletes the padding from plan groups.

#### **Equivalent Scheme command:**

```
fphDeletePlangroupPadding
```

```
status_value remove fp_plan_group_padding
plan_groups
```

#### remove fp rail stacked via

Removes the selected power network stacked vias from the design based on the stacked via reduction results from the reduce fp rail stacked via command. These stacked vias are removed to reduce congestion.

```
int remove fp rail stacked via
```

# remove fp rail voltage area constraints

Removes the multi-voltage power network synthesis (PNS) constraints in the specified voltage area(s).

```
status
remove_fp_rail_voltage_area_constraints
[-voltage_area voltage_area]
[-all]
-layer string
```

# remove fp relative location

Removes previously set relative location constraint(s).

```
status remove_fp_relative_location
[-name constraint_name]
[-target_cells cells]
```

#### remove fp virtual pad

Remove virtual power or ground pads for PNA and PNS.

### **Equivalent Scheme command:**

fphAddVirtualPad

```
status remove fp_virtual_pad
[-nets nets]
[-layer layer]
[-point \{x y\}]
[-all]
```

## remove fp voltage area constraints

Resets the feedthrough constraints for the specified voltage areas to the default values.

```
status remove fp_voltage_area_constraints
```

# remove from collection

Removes objects from a collection, resulting in a new collection. The base collection remains unchanged.

```
collection remove from collection
base_collection
object_spec
```

# remove from rp group

Removes an item (cell, relative placement group, or keepout) from the specified relative placement groups.

```
status remove_from_rp_group
rp_groups
-leaf cell_name
-hierarchy group_name
[-instance instance_name]
-keepout keepout_name
```

### remove generated clock

Removes a generated\_clock object.

```
string remove_generated_clock
-all
clock_list
```

#### remove\_host\_options

Remove host or pool definitions created by set host options.

```
status remove host options
[-all]
[-name options_name]
[name]
```

### remove ideal latency

Removes ideal latency information from the specified objects.

```
string remove_ideal_latency
[-rise | -fall] [-min | -max] object_list |
-all
```

## remove ideal net

Restores the ideal nets set by the set ideal net or set ideal network -no propagate command to their initial nonideal state from the specified nets in the current design.

```
status remove ideal net
net_list
```

# remove ideal network

Removes a set of ports or pins in an ideal network in the current design. Cells and nets in the transitive fanout of the specified objects are no longer treated as ideal.

```
int remove_ideal_network
object_list | -all
```

### remove ideal transition

Removes ideal transition information from the specified objects.

```
string remove_ideal_transition
[-rise | -fall] [-min | -max] object_list |
-all
```

# remove ignore cell timing

Undoes the effects of set ignore cell timing

```
int remove ignore cell timing
cell list
```

## remove\_ignored\_layers

Removes ignored routing layers in congestion analysis and RC estimation. This command can also remove the design minimum and maximum routing layers if those layers have been already set.

```
int remove ignored layers
list_of_layers
[-all]
[-min_routing_layer]
[-max_routing_layer]
```

# remove\_input\_delay

Removes input delay on pins or input ports.

```
int remove_input_delay
[-clock clock] [-clock_fall]
[-level_sensitive]
[-rise]
[-fall]
[-max]
[-min]
port_pin_list
```

# remove io constraints

Removes previously set physical constraints

```
status remove_io_constraints
[-cell name]
[-pin_only]
[-pad_only]
[-chiplevel_pad_only]
[objects]
```

### remove io pin overlap

Spreads pins so that they do not overlap one another and have spacing violations.

### **Equivalent Scheme command:**

```
axRemoveIOPinOverlap
int remove io pin overlap
```

#### remove\_isolate\_ports

Removes the specified ports from the list of ports that are isolated in the current design.

```
int remove isolate ports
port list
```

#### remove isolation cell

Removes specified isolation cell or cells from design.

```
int remove_isolation_cell
[-force]
-object_list cells
```

## remove keepout margin

Removes keepout margin of specified type for the specified cells/lib cells in the design.

# **Equivalent Scheme command:**

```
fphDeleteMacroPadding
```

```
int remove_keepout_margin
[-type hard | soft]
[-derived]
object_list
```

# remove left right filler rule

removes left-right filler cell insertion rules.

```
integer remove_left_right_filler_rule
-lib_cell
```

# remove\_level\_shifters

Removes all of the level shifters from the design.

```
integer remove_level_shifters
[-force]
```

#### remove license

Removes a licensed feature.

```
status remove_license
feature list
```

# remove map power switch

Removes library cells from the mapping definition for the specified power switch, which was previously defined by using the map power switch command. This command is supported only in UPF mode.

```
status remove map power switch
power_switch_name
-all | -lib_cells cells
```

### remove\_mim\_property

Removes multiply-instantiated-module data for selected instances. These instances will no longer be treated as multiply-instantiated-modules; that is, each will now refer to a unique master.

```
status remove_mim_property
{collection of cells}
```

#### remove mw cel

Removes Milkyway designs from the design library.

# Equivalent Scheme command: geDeleteCell

```
status remove mw_cel
[-hierarchy [-check_only]]
[-version_kept count]
[-verbose]
[-all_versions]
[-all_view]
mw_cel_list
```

#### remove net

Removes nets from the current design.

### Equivalent Scheme command: dbDeleteObject

```
int remove_net
net_list | -all
```

## remove net routing

Removes all routing (vias and segments) for specific nets.

```
int remove net routing
list_of_nets
```

## remove net routing layer constraints

Removes routing layer constraints for specific nets.

```
int remove_net_routing_layer_constraints
list_of_nets
```

#### remove net shape

Removes objects of net shapes. The objects could be specified by a collection or by name.

# Equivalent Scheme command: dbDeleteObject

```
status_value remove_net_shape
[-verbose]
net_shapes
```

# remove net timing spacing

Remove timing spacing flags.

# **Equivalent Scheme command:**

```
dbResetAllNetTimingSpacing
```

```
status remove net timing spacing
```

# remove objects

Removes a list of objects

# Equivalent Scheme command: geDelete

```
status remove_objects
objects
```

#### remove output delay

Removes output delay on pins or output ports.

```
int remove output delay
[-clock clock [-clock fall]
[-level sensitive]]
[-rise]
[-fall]
[-max]
[-min]
port_pin_list
```

### remove pg network

Removes or changes the hierarchical power and ground network.

```
status remove pg network
-net list_of_pg_net
hier_cell_list | -top
```

#### remove\_physical\_bus

Removes physical buses.

```
status remove_physical_bus
physical_bus_list | -all
```

## remove\_pin\_guides

Deletes the specified pin guides from the design.

```
status remove pin guides
-all | patterns
[-verbose]
```

# remove\_pin\_name\_synonym

Removes pin name synonym definitions.

```
status remove_pin_name_synonym
[-all]
[synonym_list]
```

# remove placement

Unplace cells in the core area.

```
status remove_placement
[-object_type {standard_cell | macro_cell |
[-new_location {top_right | origin |
center} ]
```

# remove\_placement\_blockage

Remove placement blockages.

#### **Equivalent Scheme commands:**

```
axPurgePlaceBlockage,
axPurgeSoftPlaceBlockage,
dbDeleteObject
int remove_placement_blockage
[-verbose]
[-name name]
patterns | -all
```

#### remove\_plan\_groups

Removes plan groups from the current design.

## **Equivalent Scheme command:**

```
dbPurgeAllPlangroup
```

```
int remove_plan_groups
[-verbose]
-all | objects
```

#### remove pnet options

Removes options set by the set\_pnet\_optionscommand.

```
int remove pnet options
```

### remove port

Removes ports from the current design or its subdesign.

# Equivalent Scheme command: dbDeleteObject

```
int remove_port
port_list
```

#### remove power domain

Removes the specified power domains.

#### **UPF Mode**

```
status remove_power_domain
[-verbose]
[-scope instance_name]
[power domains]
```

#### Non-UPF Mode

```
status remove_power_domain
domain_name | -all
```

#### remove power switch

Removes a power switch from the specified power domain. This command is supported only in UPF mode.

```
status remove_power_switch
[-verbose]
[power_switches]
[-domain domain name]
```

# remove preferred routing direction

Removes the preferred routing direction for the given routing layer(s).

```
string remove preferred routing direction
-layers list_of_layers
```

# remove propagated clock

Removes a propagated clock specification.

```
string remove_propagated_clock
object_list
```

### remove gor snapshot

Removes an existing QoR snapshot of timing, drc, area, power, etc. The remove utility deletes snapshots from the location specified by the icc snapshot storage location variable.

NOTE: This is the new version of the remove\_qor\_snapshot command that supports both multicorner-multimode designs as well as non-multicorner-multimode designs.

```
void remove_qor_snapshot
[-name name]
[-all ]
```

#### remove rail maps

Removes all rail map data from the current session.

```
status remove_rail_maps
```

#### remove\_route\_by\_type

Remove route by type.

```
status remove_route_by_type
[-nets nets]
[-signal detail route]
[-signal_user]
[-clock_ring]
[-clock_strap]
[-clock tie off]
[-clock_user]
[-pg_ring]
[-pg_strap]
[-pg_tie_off]
[-pg_user]
[-pg_std_cell_pin_conn]
[-pg_macro_io_pin_conn]
[-keep_pg_vias]
[-keep_pg_pins_at_boundary]
[-bus]
[-shield]
[-keep_frozen_net]
```

### remove route guide

Removes route guides.

# **Equivalent Scheme commands:**

axDeleteAllRouteGuide, dbDeleteObject

```
int remove route guide
[-verbose]
[-name name]
patterns | -all
```

#### remove routing blockage

Removes the specified routing blockages.

```
status remove routing blockage
[-verbose]
patterns
```

# remove\_routing\_rules

Removes nondefault routing rules in a design defined by the define routing rule command.

```
int remove routing rules
[-all]
rule_name_list
```

## remove row type

Remove row type attribute on the specified rows.

```
status remove_row_type
[-site site_name row_name_list]
```

# remove\_rp\_group\_options

Removes relative placement (RP) group attributes from the specified relative placement groups.

```
collection remove_rp_group_options
rp_groups
[-ignore]
[-x_offset]
[-y_offset]
[-compress]
```

#### remove\_rp\_groups

Removes a list of relative placement (RP) groups.

```
status remove_rp_groups
rp_groups | -all
[-hierarchy]
[-quiet]
```

#### remove\_scaling\_lib\_group

Removes any previously specified scaling lib group from the current design, or from a subdesign.

```
status remove scaling lib group
[-object_list objects]
```

### remove\_scan\_def

Removes any scan chain data stored in Milkyway.

```
status remove_scan_def
```

#### remove scan pin type

Removes the scan-in or scan-out type if set on the specified pin.

```
status remove scan pin type
[-pin pin | -ref_pin physical_lib_pin]
```

#### remove scenario

Removes a scenario from memory.

```
status remove_scenario
[scenario_name | -all]
```

#### remove sdc

Removes all Synopsys Design Constraints (SDC).

Equivalent Scheme command: ataRemoveTC

```
int remove_sdc
[-keep_parasitics]
```

#### remove site row

Removes specified site rows or all site rows defined in the current design.

```
string remove_site_row
[row_name_list]
```

# remove skew group

Removes the user-defined skew group.

```
remove_skew_group
[-name skew group name]
```

#### remove stdcell filler

Deletes standard, pad, and tap filler cells.

## **Equivalent Scheme commands:**

```
axgPurgeFillerCell,
axgPurgeFillerCellByArea
status remove_stdcell_filler
-stdcell | -pad | -tap
[-bounding_box {{ llx lly} {urx ury}}]
```

#### remove\_supply\_net

Removes supply nets from the specified power domain. This command is supported only in UPF mode.

```
status remove_supply_net
[-verbose]
[supply_nets]
[-domain domain_name]
```

# remove\_supply\_port

Removes a supply port from the scope of the specified power domain or the current scope. This command is supported only in UPF mode.

```
status remove supply port
[-verbose]
[supply_ports]
[-domain domain_name]
```

#### remove target library subset

Removes target library subset constraints (including both the target library subset specified by library list option and -milkyway reflibs option) from root design or from specified instances.

```
int remove target library subset
[-object_list cells]
[-top]
```

#### remove terminal

Removes terminals.

#### Equivalent Scheme command: dbDeletePin

```
status_value remove_terminal
terminals
[-verbose]
```

#### remove\_text

Removes text.

#### **Equivalent Scheme commands:**

```
dbDeleteObject, geDelete
int remove text
text_list | -all
```

# remove tie cells

Removes tie cells and changes their connected pins and ports in the Milkyway database.

```
status remove_tie_cells
[-use_default_tie_net]
tie_cell_list
```

# remove track

Removes tracks.

axClearWireTracks,

# **Equivalent Scheme commands:**

```
axPurgeSingleRecordType
status remove track
-all | patterns | -layer layer [-dir X | Y]
[-verbose]
```

#### remove unconnected ports

Removes unconnected ports or pins from cells, references, and subdesigns.

```
int remove_unconnected_ports
cell_list
[-blast_buses]
```

#### remove user shape

Remove objects of user shapes. The objects can be specified by a collection or by name.

Equivalent Scheme command: dbDeleteObject

```
status_value remove_user_shape
[-verbose]
user_shapes
```

#### remove via

Removes vias.

Equivalent Scheme command: dbDeleteObject

```
status_value remove_via
[-verbose]
vias
```

# remove\_voltage\_area

Removes voltage areas from the current design.

Equivalent Scheme command: dbDeleteObject

```
int remove_voltage_area
[-verbose]
-all | patterns
```

# remove vt filler rule

removes multiple threshold voltage filler cell insertion rules.

```
integer remove_vt_filler_rule
-threshold_voltage
```

#### remove well filler

Deletes all well fillers in a specified layer.

# **Equivalent Scheme command:**

```
axgPurgeWellFiller
```

```
int remove_well_filler
-layer
[-core_only]
```

#### remove\_xtalk\_prop

remove aggressor/victim list properties

#### **Equivalent Scheme command:**

```
dbClearAllNetXtalkProp
```

```
status remove_xtalk_prop
```

#### remove zrt filler with violation

Deletes filler cells that have Zroute routing violations

```
status remove_zrt_filler_with_violation
[-name cell_name]
```

#### rename

Rename or delete a command.

```
string rename
oldName newName
string oldName
```

#### rename mw cel

Renames a Milkyway design.

#### Equivalent Scheme command: cmRenameCel

```
int rename mw cel
old name
new_name
[-all_version]
```

#### rename mw lib

Renames a Milkyway library.

# Equivalent Scheme command: cmRenameLib

```
status_value rename_mw_lib
-from lib name
-to lib_name
```

## replace power switch

Replaces the reference cells of the specified header or footer cell instances with the specified reference cell and performs IR drop analysis.

```
status_value replace_power_switch
-cells {instances}
-lib_cell {lib_cell_or_power_switch}
[-virtual_pg_net virtual_net]
[-real_pq_net real_net]
[-no_analyze_power]
```

## report adjusted endpoints

Gives a report of the adjusted endpoints in feasibility mode.

```
int report adjusted endpoints
[-zero_path]
[-zero_wire_load]
[-io]
[-slack threshold]
[-all]
[-verbose]
[-scenarios {scenario_name1, scenario_name2,
...}]
```

# report ahfs options

Writes a report about the automatic high-fanout synthesis (AHFS) options.

```
integer report_ahfs_options
```

# report annotated check

Displays all annotated timing checks on the current design.

```
int report_annotated_check
[-nosplit]
```

# report annotated delay

Displays all annotated delays on cells and nets of the current design.

```
int report_annotated_delay
[-cell] [-net] [-nosplit] [-summary]
```

## report annotated transition

Displays annotated transitions on all pins of the current design.

```
int report_annotated_transition
-nosplit
```

### report\_antenna\_ratio

Runs the antenna checker in the router and dumps a detailed report of antenna violations into the log file.

#### **Equivalent Scheme command:**

```
axReportAntennaRatio
integer report antenna ratio
```

# report antenna rules

Reports all of the antenna rules stored in the library.

# **Equivalent Scheme command:**

dbDumpLibAntennaRules

```
status_value report_antenna_rules
[mw\_lib]
[-output file_name]
```

# report\_app\_var

Shows the application variables.

```
string report_app_var
[-verbose]
[-only_changed_vars]
[pattern]
```

#### report area

Displays area information for the current design or instance.

### **Equivalent Scheme command:**

```
axqListPRSummary
integer report_area
[-nosplit]
[-physical]
[-hierarchy]
```

#### report\_attribute

Reports the attributes on one or more objects.

#### Equivalent Scheme command: dbFetchObject

```
string report_attribute
[-application]
[-class class_name]
[-quiet]
[object_list]
```

## report\_bounds

Reports bounds in the design.

```
int report bounds
-all | bound | -name name_list
```

# report buffer tree

Reports the buffer tree and its level information at the given driver pin.

```
status report_buffer_tree
[-from start_point_list | -net net_list]
[-break_points]
[-depth max_depth]
[-connections]
[-hierarchy]
[-physical]
[-nosplit]
```

# report buffer tree gor

Displays quality related properties of the buffer trees at the given driver pins.

```
int report_buffer_tree_qor
[-from list_of_driving_pins_or_nets]
```

#### report bus

Lists the bused ports and nets in the current instance or in the current design.

```
integer report_bus
[-nosplit]
```

#### report case analysis

Reports case analysis on ports or pins.

```
string report_case_analysis
[-all] [-nosplit]
```

# report\_cbt\_options

Reports options used by the create buffer tree command.

```
int report_cbt_options
```

## report cell

Displays information about cells in the current instance or in the current design.

#### **Equivalent Scheme command:**

```
axqListPRSummary
```

```
status report_cell
[-nosplit]
[-connections]
[-verbose]
[-physical]
[-only_physical]
[-significant_digits digits]
[cell_list]
```

# report cell physical

Displays information about cells in the current instance or in the current design.

```
status report_cell_physical
[-connections]
[-verbose]
[cell list]
```

# report cell vt type

prints out voltage threshold type of a cell master or all cell masters of a library. Voltage threshold type is used for mixed voltage threshold filler cell insertion

```
integer report_cell_vt_type
-library library_name | -lib_cell cell_name
```

# report change list

Reports the ECO changes after running incremental optimization.

```
status report change list
```

### report check library options

Reports the values or the status of the options set by the set check library options command. The report\_check\_library\_options command provides information about options used for checking between logical libraries, options used for checking between physical libraries, and options used for checking between logical libraries and physical libraries.

```
status report_check_library_options
[-physical]
[-logic_vs_physical]
[-logic]
[-default]
```

# report clock

Displays clock-related information on the current design.

```
status report_clock
[-attributes] [-skew] [-nosplit] [-groups]
[-scenario
```

# report\_clock\_gating

Reports information about clock gating performed by Power Compiler.

```
status report_clock_gating
[-no_hier]
[-verbose]
[-gated]
[-ungated]
[-gating elements]
[-only cell_list]
[-nosplit]
[-physical]
[-multi_stage]
[-style]
[-structure]
[-scenario_list]
```

### report\_clock\_gating\_check

Prints a report of the clock gating checks.

```
string report_clock_gating_check
[-nosplit]
[-significant_digits digits]
[instance_list]
```

#### report clock timing

Reports the timing attributes of clock networks.

## Equivalent Scheme command: astClockTiming

```
string report_clock_timing
-type report_type
[-clock clock_list]
[-from_clock from_clock_list]
[-to_clock to_clock_list]
[-to to list]
[-from from_list]
[-setup] | [-hold]
[-launch] | [-capture]
[-rise] | [-fall]
[-min] | [-max]
[-nworst worst_entries]
[-greater_than lower_limit]
[-lesser_than upper_limit]
[-slack_lesser_than slack_upper_limit]
[-include_uncertainty_in_skew]
[-verbose]
[-show clocks]
[-nosplit]
[-significant_digits digits]
[-nets]
[-capacitance]
[-attributes]
[-physical]
[-max]
[-fall]
[-capture]
[-hold]
```

#### report clock tree

Reports structural and timing characteristics of a compiled clock tree.

#### **Equivalent Scheme command:**

```
astSkewAnalysis
```

```
status report_clock_tree
[-clock_trees clock_tree_list]
[-summary]
[-structure]
[-drc_violators]
[-settings]
[-exceptions [-show_all_sinks]]
[-from from_list | -to to_list]
[-operating_condition condition]
[-level_info]
[-high_fanout_net_net_or_pin_list
  -premesh
 -postmesh]
[-nosplit]
[-all drc violators]
[-partial_structure_within_exceptions]
[-skew_group skew_groups_string]
```

## report clock tree optimization options

Reports options used by clock tree optimization.

```
status
report_clock_tree_optimization_options
[-clock_trees clock_name_or_collection]
```

# report\_clock\_tree\_power

Calculates and reports dynamic and static power for a clock network.

# **Equivalent Scheme command:**

astReportClockTreePower

```
int report_clock_tree_power
[-net]
[-cell]
[-verbose]
[-include_input_nets]
[-include_register]
[-sort_mode mode]
[-nosplit]
[clock_list]
```

#### report congestion

Reports the congestion statistics.

```
status report_congestion
[-search_repair | -no_reroute]
[-grc_based
{-grc_number grc_number}]
[-overflow_threshold threshold]
[-by_layer]
[-coords {rectangle}
 -polygon {polygon_area}]
```

# report\_congestion\_options

Reports congestion options in the design.

```
integer report_congestion_options
[-all]
id_list
```

#### report constraint

Displays constraint-related information about a design.

```
status report_constraint
[-all_violators]
[-verbose]
[-significant_digits digits]
[-max_area]
[-max_delay]
[-critical_range]
[-min_delay]
[-max capacitance]
[-min_capacitance]
[-max_transition]
[-max_fanout]
[-cell_degradation]
[-min_porosity]
[-max_dynamic_power]
[-max_leakage_power]
[-max_net_length]
[-connection class]
[-multiport_net]
[-nosplit]
[-max_toggle_rate]
[-max_total_power]
[-scenario_list]
```

#### report critical area

Calculates the critical area of the design.

```
status report_critical_area
[-particle_distr_func_file filename]
[-input_layers layerlist]
[-fault_type short | open]
[-tsmc_encr_particle_distr_file]
[-layer_alias_DSD_format layeraliaslist]
[-suppress_zeros_in_report]
[-multiparticle_report_format]
```

#### report crpr

Reports the clock reconvergence pessimism calculated between specified register clock pins or ports.

```
status report_crpr
-from from latch_clock_pin
-to to_latch_clock_pin
[-from_clock from_clock]
[-to_clock to_clock]
[-setup | -hold]
[-significant_digits digits]
```

# report\_cts\_batch\_mode

Reports the clock tree synthesis batch mode status.

```
status report cts batch mode
```

# report delay calculation

Displays the actual calculation of a timing arc delay value for a cell or net.

```
status report_delay_calculation
-min
-max
-from from_pin
-to to_pin
[-nosplit]
[-crosstalk]
[-from_rise_transition from_rise_value]
[-from_fall_transition from_fall_value]
```

# report delay estimation options

Reports the parameters that influence delay estimation.

```
status report_delay_estimation_options
```

#### report design

Displays attributes of the current design.

```
int report design
[-nosplit]
[-physical]
```

# report design lib

Lists the design units contained in the specified libraries.

```
int report_design_lib
[-libraries] [-designs] [-architectures]
[-packages] [library_list]
```

# report\_design\_physical

Displays design-related information for the current design.

```
status report_design_physical
[-design_setup]
[-netlist]
[-floorplan]
[-route]
[-utilization]
[-all]
[-verbose]
```

# report\_direct\_power\_rail\_tie

Reports all the library pins on which the direct power rail tie attribute is set to true.

```
int report direct power rail tie
```

# report disable timing

Reports disabled timing arcs in the current design.

```
string report disable timing
[-nosplit]
```

### report distributed hosts

Creates a detailed report on user defined distributed hosts in the farm's pool

```
Boolean report_distributed_hosts
```

#### report distributed route

Return status of a specified job and total number of available CPUs.

### **Equivalent Scheme commands:**

```
jpCheckJobStatus, jpQueryAvailableCPUs
integer report_distributed_route
-job jobId
```

## report\_drc\_error\_type

Output a formatted report on the given error types.

```
status report_drc_error_type
[-type error_type | -class type_class]
[-error_view mw_error_view]
```

# report droute options

Reports the persistent detail route options, their current value, default value, range, type, and a brief description.

```
status report_droute_options
[-name]
```

# report\_error\_coordinates

Displays the coordinates of all error objects in the error cell.

```
status report_error_coordinates
error_cell_name
```

# report\_extraction\_options

Reports the options that influence postroute extraction

```
status report_extraction_options
[-scenario_list]
```

### report fast mode

Reports the fast mode settings.

```
report_fast_mode
```

# report feasibility options

Reports options set for feasibility using set feasibility options command.

```
int report feasibility options
[-scenarios {scenario_name1, scenario_name2,
...}]
```

# report\_filler\_placement

Reports on the standard cell fillers contained in a design.

```
int report_filler_placement
[-abut]
-lib cell libcells
```

### report\_flip\_chip\_driver\_bump

Issues a report of flip chip drivers and bumps matching results set with assign flip chip nets command.

# **Equivalent Scheme command:**

```
fcDumpDriverBumpMatch
```

```
status_value report_flip_chip_driver_bump
```

# report flip chip type

Report the personality type of specified nets, flip chip bumps or drivers

# **Equivalent Scheme command:**

```
fcDumpDriverBumpMatch
```

```
status_value report_flip_chip_type
net_or_cell_list
```

### report floorplan data

Reports the floorplan data on one or more modules.

```
status report_floorplan_data
-module module_objects
[-view view_name]
[-quiet]
```

# report\_fp\_clock\_plan\_options

Reports options for the clock planning clock tree synthesis engine.

```
status report fp clock plan options
```

## report fp macro array

Report user defined macro array constraints.

```
status report_fp_macro_array
[-output file file name]
[array_name]
```

## report fp macro options

Issues a report about the floorplan macro options.

```
status report_fp_macro_options
[-output file file name]
[macro cells]
```

# report fp pin constraints

Displays the pin assignment options that have been set for the specified soft macros, plan groups or ports.

# **Equivalent Scheme command:**

```
fphGetSMPinAssignOptions
```

```
int report_fp_pin_constraints
[blocks]
[-block_level]
```

#### report\_fp\_placement

Generates a quality of results (QoR) report for virtual flat placement.

# **Equivalent Scheme commands:**

axgListPRSummary, fphPlacementReport

```
int report_fp_placement
[-check_abutment]
[-verbose integer]
```

#### report fp placement strategy

Prints the current values and default values for the parameters controlled by set fp placement strategy.

Equivalent Scheme command: fphPrintParams

```
status report_fp_placement_strategy
```

## report fp rail constraints

Reports power network synthesis (PNS) constraints defined by the user or by default.

# **Equivalent Scheme command:**

fphSetPNSConstraints

```
status report fp_rail_constraints
[-all]
[-layer layer]
[-ring]
[-global]
[-block_ring block]
```

# report\_fp\_rail\_strategy

Reports the user-defined strategy in power network synthesis (PNS) and power network analysis (PNA) strategies.

```
status report_fp_rail_strategy
[-all]
[-use_lm_view]
[-use_tluplus]
[-pna ultra solver]
[-virtual_pad_wire_width]
[-define pad connection]
[-pad_resistance_file]
[-pns_skip_ir]
[-honor_macro_strap_config]
[-pns_hor_relative_offset]
[-pns_ver_relative_offset]
[-pns_ignore_via_cut_to_edge]
[-pns_ignore_soft_macro_blockage]
[-pns_clip_top_boundaries]
[-cut_plangroup_edge_layers]
[-pna_via_cut_row_column]
[-honor_macro_route_constraints]
[-align_strap_with_top_pin ]
[-align_strap_with_mtcmos_cells]
[-align_strap_with_bump_cells]
[-align_strap_with_m1_rail]
[-put_strap_in_std_cell_row]
```

# report\_fp\_rail\_voltage\_area\_constraints

Reports multi-voltage power network synthesis (MVDD PNS) constraints defined by the user or by default.

```
status
report_fp_rail_voltage_area_constraints
-voltage_area voltage_area
[-synthesis]
[-layer layer]
[-ring]
[-global]
```

# report fp relative location

Report macro relative location constraints.

```
status report_fp_relative_location
[-output_file file_name]
[cells]
```

## report\_fp\_voltage\_area\_constraints

Displays the feedthrough options that have been set for the specified voltage areas.

```
int report_fp_voltage_area_constraints
```

## report groute options

Reports global router cell-persistent options, their current value, default value, range, type and a brief description.

```
status report groute options
[-name ]
```

### report\_hierarchy

Displays the reference hierarchy of the current instance or the current design.

```
integer report_hierarchy
[-nosplit]
[-full]
[-noleaf]
```

#### report host options

Prints a report of hosts, pools, and their options as defined by the set host options command.

```
int report host options
```

## report ideal network

Displays information about ports, pins, nets, and cells on ideal networks in the current design.

```
int report_ideal_network
[-net]
[-cell]
[-load_pin]
[-timing]
[object_list]
```

#### report ignored layers

Reports the routing layers that are ignored during congestion analysis and RC estimation. If you have set the minimum and maximum routing layers for the design, they are also reported.

```
status report_ignored_layers
```

#### report ilm

Reports information about the specified ILM instance.

```
status report_ilm
[ilm_list]
```

## report internal loads

Displays internal loads on the nets in the current design.

```
int report_internal_loads
[-nosplit]
```

## report io constraints

Displays a report of the pin and pad physical constraints.

```
status report_io_constraints
[-cell name]
[-pin_only]
[-pad_only]
[-chiplevel_pad_only]
[objects]
```

## report isolate ports

Displays the status of port isolation on ports on which isolation was requested.

```
int report isolate ports
[-nosplit]
```

## report isolated via

Reports isolated via violations.

```
integer report_isolated_via
[-isolated_via_spacing distance]
[-isolated_via_quadrant_spacing distance]
```

## report isolation cell

Displays information about isolation cells in the current scope. This command is supported only in UPF mode

```
status report_isolation_cell
[isolation_cells]
[-domain power_domains]
[-verbose]
[-port
a_list_of_ports,_port_instances_or_hierarchy
portsl
[-strategy a_list_of_isolation_strategies]
```

## report\_keepout\_margin

Reports keepout margins of a specified type for the specified cells in the design.

#### **Equivalent Scheme command:**

fphDumpMacroPadding

```
int report_keepout_margin
[-type hard | soft]
[-original]
[-parameters]
[-all_derivable]
[object_list]
```

# report\_latency\_adjustment\_options

Reports the options for I/O latency adjustment, defined by using the set latency adjustment options command.

```
status report_latency_adjustment_options
```

## report lcc hotspot

Reports lithography compliance check (LCC) hotspots.

```
status report_lcc_hotspot
[-sort_by_attribute layer | level | type]
```

## report left right filler rule

Prints out the left and right filler cell insertion rules.

```
status report_left_right_filler_rule
```

### report level shifter

Displays information about level shifter cells in the current scope. This command is supported only in UPF mode.

```
status report_level_shifter
[level_shifter_cells]
[-domain power_domains]
[-verbose]
[-nosplit]
```

#### report lib

Displays information about technology, symbol libraries, or physical libraries.

```
int report lib
[-all]
[-ccs_recv]
[-em]
[-fpga]
[-full_table]
[-k_factors]
[-power]
[-power_label]
[-routing_rule]
[-rwm]
[-table]
[-timing]
[-timing_arcs]
[-timing_label]
[-user_defined_data]
[-vhdl_name]
[-yield]
[-switch]
[-pg_pin]
[-char]
[-operating_condition]
[-op_cond_name op_cond_name]
[cell list]
library_name
```

# report milkyway version

Reports information for the specified cell, including the Milkyway data model version and revision information.

```
status report milkyway version
[-cell cell_name | -all]
```

#### report mim

Generates a report on the multiple instantiated modules (MIMs) in the design.

```
status report_mim
```

#### report mode

Prints a report of the instance modes.

```
string report mode
[-nosplit]
[instance list]
```

### report\_mpc\_macro\_array

Issues a report on the floorplan macro array set by using the set\_mpc\_macro\_array command.

```
status report mpc macro array
[macro_array]
```

## report mpc macro options

Issues a report about the floorplan macro options.

```
int report_mpc_macro_options
macro_list
```

# report mpc options

Issues a report about the floorplan options.

```
int report_mpc_options
```

## report mpc pnet options

Issues a report about the floorplan pnet options.

```
int report_mpc_pnet_options
-name
```

## report\_mpc\_port\_options

Issues a report about the floorplan port options.

```
int report_mpc_port_options
port_list
```

### report mpc rectilinear outline

Issues a report about the floorplan rectilinear outline.

```
int report_mpc_rectilinear_outline
```

## report mpc ring options

Issues a report about the mpc ring options.

```
int report mpc ring options
```

#### report\_mtcmos\_pna\_strategy

Prints the current values and default values for the parameters controlled by set\_mtcmos\_pna\_strategy.

```
status_value report_mtcmos_pna_strategy
```

## report mw design ecos

Report ECO history information and output specific ECO changelist

```
int report_mw_design_ecos
[design_name]
[-output outfile_name]
[-history]
[-id id_number]
```

## report mw lib

Displays information about a Milkyway library.

```
status_value report_mw_lib
[-unit_range]
[-mw_reference_library]
mw lib
```

#### report name rules

Reports the values of name rules.

```
int report name_rules
[name_rules]
```

#### report names

Reports potential name changes of ports, cells, and nets in a design.

```
int report_names
[-rules name_rules]
[-hierarchy]
[-dont_touch designs_list]
[-nosplit]
[-original]
```

#### report net

Reports net information for the design of the current instance or for the current design.

```
status report_net
[-nosplit]
[-noflat]
[-transition_times]
[-only_physical]
[-verbose]
[-cell_degradation]
[-min]
[-connections]
[-physical]
[net_list]
[-significant_digits digits]
[-max_toggle_rate]
[-scenario scenario list]
```

## report\_net\_changes

Reports net changes that occurred during some IC Compiler optimizations, such as place\_opt, create buffer tree, and route opt.

```
int report_net_changes
[-verbose]
```

## report net fanout

Displays net fanout or buffer tree information for the current design.

```
status report_net_fanout
[-nosplit]
[-high_fanout]
[-threshold lower]
[-bound upper]
[-verbose]
[-connections]
[-physical]
[-min]
[-tree [-depth level]]
[net_list]
```

## report net routing layer constraints

Reports routing layer constraints for specific nets.

```
int report_net_routing_layer_constraints
list_of_nets
```

## report net routing rules

Displays a report of user-specified routing rules for the specified nets.

```
int report_net_routing_rules
list_of_nets
```

## report noise

Reports static noise for the worst pins or the specified pins, or all violators.

```
status report_noise
[-nworst_pins worst_pin_count]
[names]
[-slack_lesser_than slack_limit]
[-all_violators]
[-verbose]
[-significant_digits digits]
[-slack_type area | height]
```

## report noise calculation

Displays the actual calculation of noise information for the specified net arc.

```
status report_noise_calculation
[-significant_digits digits]
-from from_pin
-to to_pin
```

## report\_operating\_conditions

Display a specific or all the operating conditions in a library.

```
int report operating conditions
-library library_name
[-name op_cond_name]
```

## report optimize dft options

Reports options for physical design-for-test (DFT) optimization.

```
status report optimize dft options
```

## report\_optimize\_pre\_cts\_power\_options

Reports the option settings for optimize pre cts power command.

```
status value
report_optimize_pre_cts_power_options
```

## report\_parameter

Reports the details of a parameter, such as name, type, current value, default value, valid range, and a brief description.

```
int report parameter
[-name name]
[-module route | groute | droute |
trackAssign | ek | preroute | sr | all]
[-type integer | real | string]
```

### report\_path\_group

Reports information about path groups in the current design.

```
status report_path_group
[-nosplit]
[-expanded]
[-scenario scenario list]
```

### report\_pg\_net

Reports power and ground net information for the opened Milkyway design.

```
status report_pg_net
[-net net_list]
[-connections]
```

## report physical bus

Displays information about physical bus.

```
status report_physical_bus
[physical_bus_list]
```

## report physical signoff options

Reports option values set by set\_physical\_signoff\_options that are shared (in common) by signoff drc command and signoff metal fill command, etc.

```
status report physical signoff options
[-default]
```

## report\_pin\_guides

Displays information about the pin guides.

```
status report_pin_guides
[{-pins pins_collection
| -nets nets_collection}]
[pin_guides]
```

## report\_pin\_name\_synonym

Reports pin name synonym definitions.

```
status report_pin_name_synonym
[-nosplit]
```

## report pin shape

Displays information about a list of pin shapes.

```
status report_pin_shape
pin_shape_list
```

## report placement utilization

Reports the placement utilization for the entire design or a certain region.

```
status report_placement_utilization
[-non fixed only ]
[-grid_size Float]
[-verbose]
[-coordinates {X1 Y1 X2 Y2}]
```

### report\_pnet\_options

Issues a report of the options set with the set pnet options command.

```
int report pnet options
```

## report port

Displays information about ports of the current instance or the current design.

```
integer report_port
[-drive]
[-verbose]
[-physical]
[-only_physical]
[-nosplit]
[-significant_digits digits]
[port_list]
```

## report port protection diodes

Reports the port protection diodes in the current design.

```
status report_port_protection_diodes
```

#### report\_power

Calculates and reports dynamic and static power for a design or instance.

```
int report_power
[-net]
[-cell]
[-only cell_or_net_list]
[-hier]
[-hier_level level_value]
[-verbose]
[-cumulative]
[-flat]
[-exclude_boundary_nets]
[-include_input_nets]
[-analysis_effort low | medium | high]
[-nworst number]
[-sort_mode mode]
[-histogram [-exclude_leq le_val
-exclude_geq ge_val]]
[-nosplit]
[-scenario scenario list]
```

#### report\_power\_calculation

Displays the calculation of the internal power for a pin, the leakage power for a cell, or the switching power for a net.

```
int report_power_calculation
pin_cell_or_net_list
[-state_condition boolean_eq_of_pins |
default | all]
[-path_source pin_name | default | all]
[-rise]
[-fall]
[-verbose]
[-nosplit]
```

## report power domain

Reports information about the specified power domain.

#### **UPF Mode**

```
status report_power_domain
[power domains]
[-scope instance_name]
```

#### Non-UPF Mode

```
status report_power_domain
[power domains]
```

#### report\_power\_gating

Reports the power gating style of retention registers in the design.

```
int report power gating
[cell_or_design_list]
[-missing]
[-unconnected]
```

## report power guide

Reports existing power guides with different information.

```
report_power_guide
[power_guide_list]
```

# report power options

Reports different power optimization options.

```
status report power options
```

## report power pin info

Reports the power pin information for technology library cells or leaf cells. In UPF mode, the command reports power pin information only for instantiated cells and not the library cells.

```
status report power pin info
object_list
```

### report power switch

Reports all of the specified power switches. This command is supported only in UPF mode.

```
status report_power_switch
[-verbose]
```

## report preferred routing direction

Reports the preferred routing direction for all routing layers.

```
string report_preferred_routing_direction
```

### report preroute drc strategy

Reports preroute drc options set in set preroute drc strategy to change the internal rules in the following PG commands: create rectangular rings, create pad rings, create\_power\_straps, create\_preroute\_vias, preroute instances, preroute standard cells These settings are not persistent in the Milkyway design.

```
status report_preroute_drc_strategy
```

## report primetime options

Reports the PrimeTime options for the signoff\_opt command.

```
status report primetime options
```

## report pst

Report power states in current design (UPF mode only).

```
int report pst
[-verbose]
[-supplies supply_list]
[-scope instance_name]
[-power_nets supply_net_list]
[-compress]
[-trace_name]
[-significant_digits digit]
[-width line width]
[-column_space column_space]
[-derived]
```

#### report gor

Displays QoR information and statistics for the current design.

```
status report_qor
[-significant_digits digits]
[-physical]
[-scenario scenario list]
```

### report\_qor\_snapshot

Reports existing QoR snapshot of timing, DRC, area, clock, power, etc. The report utility gets snapshot information from the location specified by the icc snapshot storage location variable.

NOTE: This is the new version of the report gor snapshot command that supports both multicorner-multimode designs as well as non-multicorner-multimode designs.

```
void report gor snapshot
[-name name]
[-display]
[-save_as report_name]
```

## report qtm model

Reports Quick Timing Model (QTM) data.

```
string report_qtm_model
[-global_parameters]
[-ports]
[-arcs]
```

## report rail options

Reports the current option settings of the analyze rail command.

```
report_rail_options
```

#### report\_reference

Displays information about references in the current instance or in the current design.

```
integer report_reference
[-nosplit]
[-hierarchy]
```

#### report retention cell

Displays information about retention cells in the current scope. This command is supported only in UPF mode

```
status report_retention_cell
[retention_cells]
[-domain power_domains]
[-verbose]
[-strategy a_list_of_strategies]
```

## report\_route\_opt\_strategy

Reports the parameters that influence route opt flow.

```
int report_route_opt_strategy
```

#### report route options

Report settings of route options that are shared (in common) among multiple router commands.

#### **Equivalent Scheme command:**

```
axgSetRouteOptions
status report_route_options
[-default]
```

## report route zrt common options

Reports the settings of route options that are common among the Zroute router commands.

```
status report route zrt common options
```

## report route zrt detail options

Reports the settings of the detail router options.

```
status report_route_zrt_detail_options
```

# report route zrt global options

Reports the settings of the global router options.

```
status report route zrt global options
```

## report route zrt track options

Reports the settings of track assignment options.

```
status report_route_zrt_track_options
```

### report routing rules

Reports design-specific nondefault routing rules defined by the define routing rule command and their current values.

## **Equivalent Scheme command:**

```
dbDumpAllVarRouteRules
integer report_routing_rules
rule name
```

## report\_rp\_group\_options

Reports relative placement group attributes on the specified relative placement groups.

```
status report rp group options
rp_groups
```

## report\_saif

Reports statistics on the switching activity annotation on the current design or instance.

```
int report_saif
[-hier]
[-flat]
[-type rtl | gate]
[-rtl_saif]
[-missing]
[-only cell_or_net_list]
[-annotated_flag]
```

## report scan chain

Reports the scan chains defined on the current design.

```
status report_scan_chain
```

# report scenario options

Reports the scenario options set by the set scenario options command.

```
status report_scenario_options
[-scenarios scenario_list]
```

#### report scenarios

Reports scenarios setup information for multi-scenario design.

```
int report scenarios
```

## report si options

Reports signal integrity options used for analysis or optimization.

```
int report si options
```

## report signal em

Reports signal electromigration results for the violating or specified nets. Also generates a repair file consisting of variable routing rules that can be loaded into the database for rerouting.

```
status report signal em
[-healing_factor healing_factor_value]
[-violation_rule_type mean | abs_avg | rms |
peak | autol
[-repair_file repair_file_name]
[-min]
[-max]
[-violated]
[-verbose]
[list of nets]
```

## report skew group

Reports the user-defined skew groups in the design.

```
status report_skew_group
[-clock clock_name]
[-name skew_group_name]
```

## report\_spacing\_rules

Reports inter-cell spacing rules from the library.

```
status report_spacing_rules
-all
 | -of_library_cells
{library_cell_collection}
```

## report split clock gates options

Reports the option settings of the split clock gates command.

status report\_split\_clock\_gates\_options

#### report starrcxt options

Reports Star-RCXT options for the signoff opt command.

status report starrcxt options

#### report\_supply\_net

Reports all the supply nets in the current scope. This command is supported only in UPF mode.

```
status report supply net
[-include exception]
```

## report\_supply\_port

Reports information about the supply ports in the current scope. This command is supported only in UPF mode.

status report\_supply\_port

## report target library subset

Reports target library subsets on the design.

```
int report target library subset
[-object_list cells]
[-top]
```

## report threshold voltage group

Reports the percentage of cells for each threshold voltage group in the design.

```
int report_threshold_voltage_group
[cell or design list]
[-verbose]
```

## report\_tie\_nets

Report tie high and tie low nets in the current design.

```
status report tie nets
```

#### report timing

Displays timing information about a design.

#### **Equivalent Scheme command:**

astReportTiming

```
status report_timing
[-to to_list]
 -rise_to rise_to_list
 -fall_to fall_to_list]
[-from from_list
 -rise_from rise_from_list
 -fall_from fall_from_list]
[-through through_list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-path short | full | full_clock |
full_clock_expanded | only | end]
[-delay min | min_rise | min_fall | max |
max_rise | max_fall]
[-nworst paths_per_endpoint]
[-max_paths max_path_count]
[-input_pins]
[-nets]
[-transition_time]
[-crosstalk delta]
[-capacitance]
[-attributes]
[-physical]
[-slack_greater_than greater_slack_limit]
[-slack_lesser_than lesser_slack_limit]
[-lesser_path max_path_delay]
[-greater_path min_path_delay]
[-loops]
[-true [-true_threshold path_delay]]
[-justify]
[-enable_preset_clear_arcs]
[-significant_digits digits]
[-nosplit]
[-sort_by group | slack]
[-group group_name]
[-trace_latch_borrow]
[-derate]
[-scenario_list]
[-temperature]
[-voltage]
```

## report timing derate

Reports timing derate factors for the design or specified objects.

```
string report_timing_derate
[-include_inherited]
object_list
[-nosplit]
[-scenario_list]
```

## report timing requirements

Reports timing path requirements (user attributes) and related information.

```
int report_timing_requirements
[-attributes]
[-ignored]
[-from from_list
 -rise_from rise_from_list
 | -fall_from fall_from_list]
[-through through_list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-to to_list
 -rise_to rise_to_list
 -fall_to fall_to_list]
[-expanded]
[-nosplit]
```

## report tlu plus files

Reports the files used for TLUPlus extraction.

Equivalent Scheme command: cmDumpTLUPlus

```
integer report_tlu_plus_files
[-scenario scenario_list]
```

## report track

Reports the routing tracks for a specified layer or for all layers.

```
int report_track
[-layer layer]
[-dir X | Y]
```

#### report transitive fanin

Reports logic in the transitive fanin of specified sinks.

```
int report_transitive_fanin
-to sink_list
[-nosplit]
```

## report transitive fanout

Reports logic in the transitive fanout of specified sources.

```
int report_transitive_fanout
-clock_tree | -from source_list
[-nosplit]
```

## report\_units

Reports the units used for resistance, capacitance, timing, leakage power, current, and voltage in the flow. The units must be consistant with the main library units.

```
string report_units
```

## report voltage area

Reports the voltage areas in the design.

# **Equivalent Scheme commands:**

```
axgDumpFloorPlan, axgPlaceCheck
int report voltage area
-all | patterns
```

## report vt filler rule

Writes out multiple threshold voltage filler cell insertion rules.

```
status report_vt_filler_rule
-threshold_voltage vt_type_1_vt_type_2
```

# report write stream options

Reports stream out options for the write stream command.

```
status report_write_stream_options
[-default]
```

#### report xtalk route options

Reports the settings of the global route and track assignment crosstalk options.

```
status report_xtalk_route_options
[-default]
```

## report\_zrt\_net\_properties

Reports the property settings for a net.

```
status report_zrt_net_properties
-net net name
```

## reset clock tree optimization options

Resets options used by clock tree optimization.

```
status reset_clock_tree_optimization_options
[-clock_trees clock_name_or_collection]
[-enable_multicorner_optimization]
[-gate sizing]
[-gate_relocation]
[-preserve_levels]
[-area_recovery]
[-all]
[-balance_rc]
[-relax_insertion_delay]
[-corner_target_skew]
```

### reset clock tree options

Removes clock tree options which are set by user using set clock tree options command.

```
void reset_clock_tree_options
[-root pin_col_spec]
[-buffer_relocation]
[-buffer sizing]
[-delay_insertion]
[-gate relocation]
[-gate_sizing]
[-layer_list]
[-max_buffer_levels]
[-max_capacitance]
[-max_fanout]
[-max_transition]
[-max_rc_delay_constraint]
[-max_rc_scale_factor]
[-routing_rule]
[-target_early_delay]
[-target_skew]
[-use_default_routing_for_sinks]
[-top mode]
[-logic_level_balance]
[-config_file_read]
[-config_file_write]
[-all]
[-global]
[-ocv clustering]
```

#### reset clock tree references

Removes previously defined references from a clock tree.

```
status reset_clock_tree_references
[-references pin_collection]
```

#### reset cts batch mode

Disables clock tree synthesis batch mode.

```
status reset_cts_batch_mode
```

## reset\_design

Removes from the current design all user-specified objects and attributes, except those defined using set\_attribute.

```
status reset_design
```

## reset fp clock plan options

Removes clock planning options which are set by user using set fp clock plan options command.

```
status reset_fp_clock_plan_options
[-output_directory]
[-no_feeds_plan_group]
[-clock nets]
[-anchor_cell]
[-route_mode]
[-keep block tree]
[-all]
```

# reset latency adjustment options

Resets the options for I/O latency adjustment. defined by using the set latency adjustment options command.

```
status reset_latency_adjustment_options
[-latency]
[-exclude_clock]
[-from_clock]
```

#### reset mode

Resets the modes of the specified instances.

```
int reset_mode
[instance list]
```

## reset\_path

Resets specified paths to single cycle timing.

```
int reset_path
[-setup | -hold]
[-rise | -fall]
[-from from_list
-rise_from rise_from_list
 -fall_from fall_from_list]
[-through through list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-to to list
 | -rise_to rise_to_list
 | -fall_to fall_to_list]
```

## reset split clock gates options

Specifies to reset the options of split clock gates to the default settings. The set option command is set\_split\_clock\_gates\_options.

```
status reset_split_clock_gates_options
```

#### reset switching activity

Removes the toggle rate and static probability attributes, or the maximum toggle rate attribute, from nets, pins, cells, and ports of the current design.

```
integer reset_switching_activity
-switching_activity | -max_toggle_rate |
-all
[-verbose]
[object_list]
```

#### reset timing derate

Removes all derate factors set on the current design or libraries.

```
string reset_timing_derate
```

## reset upf

Removes all UPF constraints and UPF data-dependent constraints from the current design. This command is supported only in UPF mode.

```
status reset_upf
```

## resize objects

Resizes one or more objects.

#### Equivalent Scheme command: geStretch

```
status resize objects
{-bbox bounding_box
 -delta offset
   -scale scale_factor
  -width object_width
  -height object_height
  -utilization util_factor
  -aspect aspect
 -area area_name}
[-keep_placement]
[-keep_pad_to_core_distance]
[-ignore_fixed]
objects
```

#### resize\_polygon

Returns a list of polygons whose edges have been pushed outwards or inwards (away from the area covered by the target polygon) by a specified distance.

```
list resize_polygon
polygon
-size size
```

## rotate objects

Rotates one or more objects either geometrically or by setting the current orientation.

## Equivalent Scheme command: geTransform

```
new_objects rotate_objects
{-to orient
  -by rotate
  -mirror mirror}
[{-pivot point | -anchor anchor_point}]
[-ignore fixed]
objects
```

#### route area

Performs detail routing in specified area of the design.

### Equivalent Scheme command: axgAreaRoute

```
status route area
-within {{ 11x1 11y1} {urx1 ury1} ....}
[-mode (initial_route | search_and_repair |
optimize)]
[-loop num]
[-run_time_limit time]
```

#### route auto

Performs global routing, track assignment, detail routing, and search and repair in one step.

#### Equivalent Scheme command: axgAutoRoute

```
status route auto
[-no_global]
[-no_track]
[-no detail]
[-search_repair_loop num]
[-effort (minimum | low | medium | high)]
[-save_after_global_route]
[-save_after_track]
[-save_after_detail_route]
[-num_cpus num]
```

#### route detail

Performs detail routing on the design.

## Equivalent Scheme command: axgDetailRoute

```
status route_detail
[-track_assign (auto | skip)]
[-search_repair_loop num]
[-run_time_limit num]
[-num_cpus num]
```

#### route differential

Routes the nets in the specified differential groups.

## **Equivalent Scheme command:**

```
status route differential
-groups group_names
[-ignore_global]
[-ignore_track_assign]
[-ignore_detail]
[-search_repair_loop int]
```

axgRouteDifferential

#### route eco

Performs ECO routing on the design.

#### Equivalent Scheme commands: axgECORoute,

axqECORouteDesign

```
status route eco
[-no_global]
[-no_track]
[-no detail]
[-auto]
[-region_based file]
[-distributed]
[-num_cpus num]
[-search_repair_loop num]
[-utilize_dangling_wires]
[-scope (global | local)]
[-reroute (modified_nets_only |
modified_nets_first_then_others | any_nets)]
[-freeze_routing_on_layer name]
[-freeze_vias_on_frozen_metal]
```

## route flip chip

Routes flip-chip nets on a single metal layer.

```
status route_flip_chip
[-nets | -nets_in_file nets_file]
[-route_by_input_net_order ]
[-45_degree]
-routing_layer layer
```

### route fp proto

Performs quick global routing on the design.

## **Equivalent Scheme command:** axgProtoRoute

```
status route_fp_proto
[-effort (low | medium)]
[-congestion_map_only]
[-track assignment]
```

## route\_global

Performs global routing on the design.

## Equivalent Scheme command: axgGlobalRoute

```
status route_global
[-effort (minimum | low | medium | high)]
[-congestion_map_only]
```

### route group

Performs routing on a group of nets in the design.

#### **Equivalent Scheme command:** axgRouteGroup

```
status route_group
[-nets nets | -all_clock_nets]
[-no_global]
[-no_track]
[-no detail]
[-search_repair_loop num]
[-utilize dangling wires]
[-trim_antenna_of_user_wires]
[-dont_optimize_route_pattern]
[-num_cpus num]
```

## route htree

Creates routes of H, I, or T (rotated H, rotated I, or rotated T) shape on the specified nets.

```
status route htree
-nets list_of_nets
-layers {horizontal_layer vertical_layer}
[-orientation
list_of_three_orientation_values]
[-allow_off_grid]
[-allow_violation]
[-root root_buffer_of_the_H/I_tree]
[-mesh_net mesh_net]
```

#### route mesh net

Routes the connections from the clock mesh wire grid to the associated drivers and loads.

```
status route mesh net
[-mode comb | fishbone]
[-max backbone fanout
-max_backbone_fanout_value]
[-max span max span value]
[-backbone_dir horizontal | vertical | both]
[-max_rc_delay float]
```

### route opt

Performs simultaneous routing and post-route optimization on the design.

```
Equivalent Scheme commands: astPostRT,
astPostRouteOpt, axgAdvRouteOpt,
axgRoutOpt
```

```
status route_opt
[-effort low | medium | high]
[-xtalk_reduction]
[-only_xtalk_reduction]
[-skip_initial_route]
[-stage global | track | detail]
[-power]
[-incremental]
[-size only]
[-optimize_wire_via]
[-area_recovery]
[-wire_size]
[-only_wire_size]
[-only_hold_time]
[-only_design_rule]
[-only_power_recovery]
[-only_area_recovery]
[-num_cpus number]
[-initial_route_only]
```

#### route rc reduction

Optimizes the timing and crosstalk on a fully-routed design, based on the detail routing results. This command works only on completely detail-routed designs that include all the necessary timing information.

## Equivalent Scheme command: axgAdvRouteOpt

```
status route_rc_reduction
[-slack_target slack_target_number]
[-setup_slack_effort optimize | preserve]
[-max transition]
[-max_capacitance]
[-crosstalk_noise]
[-run_time_limit number]
[-opt_delay_loop number]
[-opt_delay_search_repair_loop number]
```

## route search repair

Performs a search and repair routing operation on the design.

## **Equivalent Scheme command:**

axqSearchRepair

```
status route_search_repair
[-loop num]
[-run_time_limit num]
[-reset_width]
[-rerun_drc]
[-reset_min_max_layer]
[-trim_antenna_of_user_wires]
[-dont_connect_tie_off]
[-ignore open nets]
[-num_cpus num]
```

## route spreadwires

Spreads wires in the opened cell for DFM.

#### route\_spreadwires

```
[-timing_driven]
[-search_repair_loop number_of_loops]
[-setup slack threshold setup time]
[-min_jog_length min_ratio]
[-num_cpus number_of_cpus]
```

#### route track

Assigns wires to tracks in the design.

## **Equivalent Scheme command:**

```
axgAssignToTracks
status route track
```

#### route widen wire

Performs wire widening for wires of signal nets.

```
status route widen wire
[-search_repair_loop number_of_loops]
[-nonuniform_widening]
[-timing_driven]
[-setup slack threshold
value_of_setup_slack_threshold]
[-hold_slack_threshold
value_of_hold_slack_threshold]
```

#### route zrt auto

Performs global routing, track assignment, and detail routing in one step.

```
status route_zrt_auto
[-max detail route iterations num]
[-reuse_existing_global_route true | false]
[-stop_after_track_assignment true | false]
[-save_after_global_route true | false]
[-save_after_track_assignment true | false]
[-save_after_detail_route true | false]
[-save_cell_prefix name]
```

#### route zrt clock tree

Performs routing on the clock nets in the design using Zroute.

```
status route_zrt_clock_tree
[-utilize_dangling_wires false|true]
[-reuse_existing_global_route false|true]
[-max_detail_route_iterations int]
```

#### route zrt detail

Performs detail routing on the design.

```
status route_zrt_detail
[-max_number_iterations count]
[-coordinates {{ | 11x1_11y1}_{urx1_ury1}_...}]
[-incremental true | false]
[-initial_drc_from_input true | false]
[-start_iteration int]
```

#### route zrt eco

Performs ECO routing on the design.

```
status route_zrt_eco
[-max_detail_route_iterations count]
[-nets list]
[-open_net_driven true | false]
[-reroute modified_nets_only |
modified_nets_first_then_others | any_nets]
[-reuse_existing_global_route true | false]
[-utilize_dangling_wires true | false]
```

#### route zrt global

Performs global routing on the design.

```
status route_zrt_global
[-effort minimum | low | medium | high]
[-congestion_map_only true | false]
[-reuse_existing_global_route true | false]
```

## route zrt group

Performs routing on a group of nets in the design.

```
status route_zrt_group
[-max_detail_route_iterations num]
[-nets nets | -all_clock_nets]
[-stop_after_global_route true | false]
[-reuse_existing_global_route true | false]
[-utilize_dangling_wires true | false]
-from_file file_name
```

#### route zrt track

Performs track assignment on the design.

```
status route_zrt_track
```

### rp\_group\_inclusions

Returns a collection of relative placement groups that are directly included in the specified relative placement groups.

```
collection rp_group_inclusions
[rp_groups]
```

## rp group instantiations

Returns a collection of relative placement groups that are instantiated in any of the specified relative placement groups.

```
collection rp group instantiations
[rp_groups]
```

## rp\_group\_references

Returns a collection of cells that are directly included by the specified relative placement groups.

```
collection rp_group_references
[rp_groups]
[-leaf | -instance]
```

## run parallel jobs

Runs parallel jobs controlled by the tool. It is typically used to invoke the tool on a group of subblocks in a hierarchical design.

## run\_signoff

Performs signoff analysis by invoking PrimeTime and Star-RCXT.

```
status run signoff
[-check_only]
[-incremental]
[-signoff_analysis true | false | sleep |
wakeupl
[-aocvm]
[-path_based_analysis]
[-variation]
[-keep_license]
[-snapshot base_name]
[-correlation {setup spef_out}]
```

#### save mw cel

Saves the specified design in Milkyway format.

### Equivalent Scheme command: dbSaveCell

```
status save_mw_cel
[-as name]
[-increase_version]
[-scenarios scenario_list]
[-hierarchv]
[-previous]
[-check_only]
design_name
[-overwrite]
```

### save qtm model

Saves the current Quick Timing Model (QTM) description.

```
string save qtm model
```

## save upf

Writes out the UPF commands in the specified file. This command is supported only in UPF mode.

```
collection save_upf
upf_file_name
```

## select mim master instance

```
status select_mim_master_instance
plan_group
```

## send flow status

Sends flow status from a running job to its parent. It is used exclusively with the run parallel jobs command.

```
status send flow status
[-job_name job_name]
[-host host_name]
[-port port_number]
-stage_name stage_name
-status current_status
[-eof]
[-verbose]
```

### set active scenarios

Specifies which scenarios are to be active.

```
int set_active_scenarios
scenario_list | -all
```

## set ahfs options

Specifies the options to be used when running automatic high-fanout synthesis (AHFS).

```
status set_ahfs_options
[-optimize buffer trees true | false]
[-skip_for_hfs pins_or_ports]
[-enable_port_punching true | false]
[-no_port_punching cells]
[-default_reference references]
[-port_map_file file_name]
[-preserve_boundary_phase true | false]
[-constant_nets true | false]
[-hf_threshold integer]
[-mf threshold integer]
[-remove_effort none | medium | high]
[-default]
```

### set\_always\_on\_strategy

Sets the always-on strategy for shutdown power domains.

```
status set_always_on_strategy
-object_list list_of_domains
-cell_type single_power | dual_power
```

# set annotated check

Sets the setup, hold, recovery, or removal timing check value between two pins.

```
int set_annotated_check
check_value
-from from pins
-to to_pins
-setup
  -hold
  -recovery
  -removal
  -nochange_high
 -nochange low
[-rise | -fall]
[-clock clock_check]
[-worst]
```

## set annotated delay

Sets the net or cell delay value between two pins.

```
int set_annotated_delay
-net | -cell
[-load_delay load_delay_type]
[-rise | -fall] [-min] [-max] delay_value
-from from_pins -to to_pins [-worst]
```

#### set annotated transition

Sets the transition time at a given pin.

```
int set_annotated_transition
[-rise | -fall] [-min] [-max] transition
port_pin_list
```

### set app var

Sets the value of an application variable.

```
string set_app_var
-default
var
value
```

#### set attribute

Sets an attribute to a specified value on the specified list of objects.

# **Equivalent Scheme commands:**

```
astSetDontUse, cmMarkCellType,
dbSetCellPortTypes, geModify
collection set_attribute
[-class class_name]
object_list
attribute name
attribute value
[-quiet]
```

### set auto disable drc nets

Sets the auto disable drc net attribute on the current design, causing the specified networks to be have DRC disabled. This command was previously called set\_auto\_ideal\_nets.

```
int set auto disable drc nets
[-default]
[-none]
[-all]
[-clock true | false]
[-constant true | false]
[-scan true | false]
```

### set buffer opt strategy

Invokes new buffering strategy.

```
int set_buffer_opt_strategy
[-effort string]
```

### set case analysis

Specifies that a port or pin is at a constant logic value 1 or 0, or is considered with a rising or falling transition..

```
string set_case_analysis
value
port_or_pin_list
```

# set cbt options

Sets options used by the create buffer tree command.

```
int set_cbt_options
[-threshold_threshold_value]
[-references list_of_references]
[-default]
[-cluster_mode_cluster_size int_0]
```

# set cell degradation

Sets the cell degradation attribute to a specified value on specified ports or designs.

```
int set cell degradation
cell degradation value
object_list
```

### set cell internal power

Sets or removes the power value attribute on the specified pins. The value represents the power consumption for a single toggle of each pin.

```
int set_cell_internal_power
[-delete_all]
pin_list
[power_value [unit]]
```

#### set cell location

Specifies the physical location for leaf cells.

```
int set cell location
object list
-coordinates {X Y}
[-ignore_fixed]
```

### set cell row type

Binds the logical hierarchical module to the specified row type attribute.

```
int set_cell_row_type
-type row_type
cell_list
```

# set\_cell\_type

Changes the cell type attribute on any library reference cell so you can set or unset any cell as a macro cell.

```
status set cell type
-type BLOCK | COVER | RING | PAD | CORE
list_of_library_reference_cells
```

# set\_cell\_vt\_type

Sets the threshold voltage type of a library cell or of all cells of a library. The threshold voltage type is used for mixed threshold voltage filler cell insertion.

```
status set_cell_vt_type
-library library_name | -lib_cell cell_name
-vt_type
```

## set check library options

Sets specific options for the check library command for logic library versus logic library checking, logic library versus physical library checking, and for checks between physical libraries.

```
status set check library options
[-cell_area]
[-cell footprint]
[-bus_delimiter]
[-tech_consistency]
[-view comparison]
[-same_name_cell]
[-signal_em]
[-antenna]
[-rectilinear cell]
[-physical_only_cell]
[-phys_property {property_list}]
[-routeability]
[-tech]
[-drc]
[-scaling {scaling_types}]
[-mcmm]
[-upf]
[-compare {construct | attribute | value}]
[-tolerance {type relative_tolerance
absolute tolerance}]
[-validate {validation_types}]
[-va_analysis {std_error=val_err
slope=val_sl trend=['/' | '' | '^' | 'V']}]
[-nosplit]
[-physical]
[-logic_vs_physical]
[-logic]
[-reset]
[-all]
```

# set checkpoint strategy

Set the checkpoint strategy for preroute optimization commands

```
int set_checkpoint_strategy
[-enable | -disable]
[-overwrite]
[-prefix prefix]
```

## set chiplevel pad physical constraints

Set chiplevel physical constraints on PAD cells.

```
status
set chiplevel pad physical constraints
[-dist_left_edge_to_pad float]
[-dist_top_edge_to_pad float]
[-dist_right_edge_to_pad float]
[-dist_bottom_edge_to_pad float]
```

### set\_clock\_gating\_check

Puts setup and hold checks on clock gating cells.

## **Equivalent Scheme command:**

ataEnableGatingClock

```
int set_clock_gating_check
[-setup setup margin]
[-hold hold_margin]
[-rise]
[-fall]
[-high | -low]
[object_list]
```

### set\_clock\_gating\_registers

Forces the enabling or disabling of clock gating for specified registers in the current design, overriding all conditions necessary for automatic RTL clock gating by the compile ultra -gate clock command.

```
status set_clock_gating_registers
[-include_instances register_list]
[-exclude_instances register_list]
[-undo register list]
```

## set clock groups

Specifies clock groups that are mutually exclusive or asynchronous with each other in a design so that the paths between these clocks are not considered during the timing analysis.

```
Boolean set_clock_groups
-physically_exclusive
 | -logically_exclusive
 -asynchronous
[-allow_paths]
[-name name]
-group clock_list
```

# set clock latency

Specifies clock network latency.

```
string set_clock_latency
[-rise]
[-fall]
[-min]
[-max]
[-source]
[-early]
[-late]
[-clock clock_list]
delay
object_list
```

#### set clock sense

Specifies the clock sense (with respect to the clock source) propagating forward from the specified pins.

```
string set_clock_sense
[-stop_propagation]
[-positive]
[-negative]
[-pulse {rise_triggered_high_pulse |
rise_triggered_low_pulse |
fall_triggered_high_pulse |
fall_triggered_low_pulse}]
[-clocks clocks]
pins
```

#### set clock transition

Sets clock transition attributes on clock objects.

```
int set_clock_transition
transition
[-rise | -fall]
[-min]
[-max]
clock_list
```

### set\_clock\_tree\_exceptions

Creates definitions for the following exceptions: float pins, stop pins, nonstop pins, exclude pins, dont touch subtree pins, dont buffer nets. dont size cells, and size only cells.

```
status set clock tree exceptions
[-float_pin_max_delay_rise
max_delay_rise_value]
[-float_pin_min_delay_rise
min_delay_rise_value]
[-float_pin_max_delay_fall
max_delay_fall_value]
[-float_pin_min_delay_fall
min_delay_fall_value]
[-float_pins float_pin_collection]
[-stop_pins stop_pin_collection]
[-non_stop_pins non_stop_pin_collection]
[-exclude_pins exclude_pin_collection]
[-dont_touch_subtrees
dont_touch_pin_collection]
[-dont_buffer_nets
collection_or_list_of_nets]
[-dont size cells
collection_or_list_of_cells]
[-size_only_cells
collection_or_list_of_cells]
[-float_pin_logic_level logic_level_number]
[-max_float_pin_scale_factor
max_scale_factor]
[-min_float_pin_scale_factor
min_scale_factor]
[-preserve_hierarchy
hierarchy_preservation_pin_or_cell]
[-clocks object_list]
```

## set\_clock\_tree\_optimization\_options

Sets options used by clock tree optimization.

```
status set_clock_tree_optimization_options
[-clock_trees clock_name_or_collection]
[-enable_multicorner_optimization {none |
all | corner_spec}]
[-corner_target_skew corner_values]
[-gate_sizing true | false]
[-gate_relocation true | false]
[-area_recovery true | false]
[-preserve_levels true | false]
[-relax_insertion_delay true | false]
[-balance_rc true | false]
```

## set clock tree options

Traces the net and creates or modifies the clock tree structure that is input to the clock tree synthesis engine.

## **Equivalent Scheme command:**

astClockOptions

```
status value set clock tree options
[-clock_trees clock_name_or_collection]
[-layer_list list_of_layer_names]
[-target_early_delay
minimum insertion delay
[-target_skew desired_skew]
[-max_capacitance max_capacitance_value]
[-max_transition max_transition_value]
[-max_fanout_walue]
[-max_buffer_levels number_of_levels_value]
[-max_rc_delay_constraint
max_rc_delay_value]
[-max_rc_scale_factor
scale_factor_of_internal_derived_rc_delay]
[-routing_rule
name of the non default routing rule
[-use_default_routing_for_sinks n]
[-buffer_relocation true | false]
[-buffer_sizing true | false]
[-gate_relocation true | false]
[-gate_sizing true | false]
[-delay_insertion true | false]
[-logic_level_balance true | false]
[-ocv_clustering true | false]
[-config_file_read filename]
[-config_file_write filename]
[-insert_boundary_cell true | false]
[-operating_condition string]
```

#### set clock tree references

Specifies the buffers and inverters that can be used in clock tree synthesis.

# **Equivalent Scheme command:**

```
astSetClockCell
```

```
status set_clock_tree_references
-references references
[-sizing only]
[-delay_insertion_only]
[-boundary_cell_only]
```

### set clock uncertainty

Specifies the uncertainty (skew) of specified clock networks.

```
string set_clock_uncertainty
[object_list
   -from from_clock
   -rise from rise from clock
 -fall_from fall_from_clock
-to to_clock
  -rise_to rise_to_clock
 -fall_to fall_to_clock]
[-rise]
[-fall]
[-setup]
[-hold]
uncertainty
```

### set combinational\_type

Sets attributes on cell instances to specify which combinational cells from the target library are to be used by compile.

```
int set_combinational_type
-replacement_gate replacement_gate
[cell_list]
```

# set\_congestion\_options

Sets options for congestion optimization.

```
int set_congestion_options
[-max_util value]
[-layer name]
[-availability value]
[-coordinate {X1 Y1 X2 Y2}]
```

#### set connection class

Sets the connection class value on ports.

```
status set_connection_class
connection class value
object_list
```

## set context margin

Specifies the margin by which to tighten or relax constraints.

```
string set_context_margin
[-percent]
[-relax]
[-min]
[-max]
value
[object_list]
```

### set\_cost\_priority

Sets the cost priority attribute to a specified value on the current design.

```
int set_cost_priority
[-default]
[-delay]
cost_list
[-design_rules]
[-min_delay]
```

## set\_critical\_range

Sets the critical range attribute to a specified value on a list of designs.

```
int set critical range
range_value designs
```

# set cts batch mode

Enables clock tree synthesis batch mode.

```
status set cts batch mode
```

#### set cts scenario

Sets the specified scenario as the clock tree synthesis scenario.

```
string set_cts_scenario
[scenario_name]
```

# set current command mode

```
string set_current_command_mode
-mode command_mode | -command command
```

## set\_data\_check

Sets data-to-data checks using the specified values of setup and hold time.

```
string set_data_check
-from from_object
   -rise_from from_object
 -fall from from object
-to to_object
 -rise_to to_object
  -fall_to to_object
[-setup | -hold]
[-clock clock_object]
[check_value]
```

#### set default drive

Sets the default driving strength for specified objects, to be used by Top-Down Environmental Propagation (TDEP).

```
status set_default_drive
[-min]
[-max]
[-rise]
[-fall]
[-none]
[resistance]
[cell_or_pin_list]
```

# set default driving cell

Sets the default driving cell for specified objects. to be used by Top-Down Environmental Propagation (TDEP).

```
int set default driving cell
[-lib_cell_lib_cell_name]
[-library lib]
[-rise] [-fall]
[-pin pin_name]
[-from_pin from_pin_name]
[-dont_scale] [-no_design_rule]
[-multiply_by factor] [-none]
cell or pin list
```

## set default fanout load

Sets the default fanout load to be used by Top-Down Environmental Propagation (TDEP).

```
status set_default_fanout_load
[-none]
[fanout_load_value]
[cell_or_pin_list]
```

### set\_default\_input\_delay

Sets the value of the input delay as a percentage of the clock period to be assigned during environment propagation.

```
int set_default_input_delay
[-none]
percent_delay
[cell_or_pin_list]
```

#### set default load

Sets the default load to be used by Top-Down Environmental Propagation (TDEP).

```
status set_default_load
[-min]
[-max]
[-pin_load]
[-wire load]
[-none]
[value]
[cell_or_pin_list]
```

# set\_default\_output delay

Sets the output delay as a percentage of the clock period to be assigned during environment propagation.

```
int set_default_output_delay
[-none]
percent_delay
[cell_or_pin_list]
```

## set delay calculation

Defines the delay model used to compute a timing arc delay value for a cell or net.

### **Equivalent Scheme command:**

ataSetWireDelayModel

```
int set_delay_calculation
[-arnoldi]
[-elmore]
[-clock_arnoldi]
```

## set\_delay\_estimation\_options

Sets the parameters that influence preroute delay estimation.

```
int set_delay_estimation_options
[-min_unit_horizontal_capacitance float]
[-min_unit_vertical_capacitance float]
[-min_unit_horizontal_resistance float]
[-min_unit_vertical_resistance float]
[-max_unit_horizontal_capacitance float]
[-max_unit_vertical_capacitance float]
[-max unit horizontal resistance float]
[-max_unit_vertical_resistance float]
[-min_unit_horizontal_capacitance_scaling_fa
ctor floatl
[-min_unit_vertical_capacitance_scaling_fact
or floatl
[-min_unit_horizontal_resistance_scaling_fac
tor floatl
[-min_unit_vertical_resistance_scaling_facto
r floatl
[-max_unit_horizontal_capacitance_scaling_fa
ctor float]
[-max_unit_vertical_capacitance_scaling_fact
or float]
[-max_unit_horizontal_resistance_scaling_fac
tor float]
[-max_unit_vertical_resistance_scaling_facto
r floatl
[-min_via_resistance float_resistance]
[-max_via_resistance float_resistance]
[-min via resistance scaling factor float]
[-max_via_resistance_scaling_factor float]
[-default]
```

## set design license

Adds license information to the current design and can be used to require a license before a design can be read in.

```
status set_design_license
[-dont_show references]
[-quiet]
[-limited limited_keys]
regular_keys
```

## set\_design\_top

Specifies the top-level design instance.

```
status set_design_top
instance_name
```

#### set die area

Sets the dimensions of the die area.

```
int set_die_area
-coordinate {X1 Y1 X2 Y2}
```

# set direct power rail tie

Sets the direct power rail tie attribute on library pins.

```
int set_direct_power_rail_tie
lib_pin_list [true | false]
```

# set disable clock gating check

Disables the clock gating check for specified objects in the current design.

# **Equivalent Scheme command:**

```
ataDisableGatingClock
string set disable clock gating check
object_list
```

# set disable timing

Disables timing arcs in the current design.

```
int set disable timing
object_list
[-from from pin name -to to pin name]
[-restore]
```

#### set distributed route

Initializes the network for distributing routing jobs.

## **Equivalent Scheme command:** jpParallelJob

```
status set distributed route
[-lsf]
[-lsf_advanced bsub_options]
[-jp_disconnect]
[-jp_machines {mname1 mname2 mname3...}]
[-jp_limit {mname0 limit mname1 limit mname2
limit...}]
[-jp_bin {mname1 bin_path mname2
bin_path...}]
[-jp_lib {mname1 lib_path mname2
lib_path...}]
```

# set\_domain\_supply\_net

Set the primary power net and primary ground net of an already existing power domain. This command is supported only in UPF mode.

```
int set domain supply net
domain name
-primary_power_net supply_net_name
-primary_ground_net supply_net_name
```

#### set dont touch

Sets the dont\_touch attribute on cells, nets, references, and designs in the current design, and on library cells, to prevent modification or replacement of these objects during optimization.

```
status set_dont_touch
object_list
[true | false]
```

#### set dont touch network

Sets the dont touch network attribute on clocks. pins, or ports in the current design to prevent cells and nets in the transitive fanout of the set dont touch network objects from being modified or replaced during optimization.

```
status set_dont_touch_network
object_list
[-no_propagate]
```

## set dont touch placement

Fixes the location of a cell or cluster.

```
status set_dont_touch_placement
object_list
```

#### set dont use

Sets the dont use attribute on library cells to exclude them from the target library during optimization.

#### Equivalent Scheme command: astSetDontUse

```
int set_dont_use
[-power] object_list
```

# set dp int round

Set the rounding positions on datapath output nets.

```
status set_dp_int_round
external_rounding_position
[internal_rounding_position]
```

#### set drive

Sets the rise drive or fall drive attributes to specified resistance values on specified input and inout ports.

```
int set_drive
resistance
[-rise] [-fall] [-min] [-max]
port_list
```

## set driving cell

Sets attributes on input or input ports of the current design, specifying that a library cell or pin drives ports.

```
int set driving cell
[-lib_cell lib_cell_name]
[-library lib]
[-rise]
[-fall]
[-min]
[-max]
[-pin pin_name]
[-from_pin_from_pin_name]
[-dont_scale]
[-no_design_rule]
[-none]
[-input_transition_rise rtran]
[-input_transition_fall ftran]
[-multiply_by factor]
port list
[-cell
obsolete_-_please_use_-lib_cell_instead]
```

### set\_droute\_options

Sets detailed router cell-persistent options.

```
status set_droute_options
[-name]
[-value ]
[-default]
```

# set equal

Defines two input ports as logically equivalent.

```
int set_equal
port1
port2
```

## set error view property

Write error view properties. Fails with a warning if a property already exists.

```
status set_error_view_property
[-error_view mw_error_view]
[-writer product_name]
[-version version_string]
[-ignore_type_name_property true | false]
[-run_set run_set_name]
[-areas areas]
[-excluded_areas areas]
[-command_command_string]
```

## set extraction options

Sets the parameters that influence extraction.

```
status set extraction options
[-max_cap_scale max_cap_scaling]
[-min_cap_scale min_cap_scaling]
[-max res scale max res scaling]
[-min_res_scale min_res_scaling]
[-max_ccap_scale max_ccap_scaling]
[-min_ccap_scale min_ccap_scaling]
[-max_net_ccap_thres max_net_ccap_threshold]
[-min_net_ccap_thres min_net_ccap_threshold]
[-max_net_ccap_ratio max_net_ccap_ratio]
[-min_net_ccap_ratio min_net_ccap_ratio]
[-max_net_ccap_avg_ratio
max_net_ccap_avg_ratio]
[-min_net_ccap_avg_ratio
min_net_ccap_avg_ratio]
[-max_process_scale max_process_scaling]
[-min_process_scale min_process_scaling]
[-no_obstruction]
[-no_break_segments]
[-max_segment_length max_segment_length]
[-real_metalfill_extraction none | floating
grounded auto]
[-virtual_shield_extraction true | false]
[-fan_out_thres high_fan_out_threshold]
[-default]
```

### set false path

Removes timing constraints from particular paths.

```
int set_false_path
[-rise | -fall] [-setup | -hold]
[-from from_list
| -rise from rise from list
 -fall_from fall_from_list]
[-through through_list]
[-rise_through rise_through_list]
[-fall_through_list]
[-to to_list
| -rise_to rise_to_list
-fall_to fall_to_list]
[-reset_path]
```

### set fanout load

Sets the fanout load attribute to a specified value on specified output ports of the current design.

```
int set_fanout_load
value
port_list
```

## set fast mode

Turns on or turns off fast mode.

```
status set fast mode
[-no_congestion]
[set_fast_mode]
```

## set feasibility options

Sets feasibility options for place\_opt and reporting commands.

```
status set_feasibility_options
[-enable true | false]
[-zero_path_violations true | false]
[-zero_wire_load_violations true | false]
[-zero_path_margin zero_path_margin_num]
[-zero_wire_load_margin
zero_wire_load_margin_num]
[-io_margin_io_margin_num]
[-group_io true | false]
[-design_slack_threshold
slack_threshold_num]
[-slack_threshold_path_groups
path_groups_list]
[-path_group_slack_threshold
path_group_slack_threshold_num]
[-verbose_level verbose_level_num]
[-feasibility_reporting boolean-string]
```

#### set fix hold

Sets a fix hold attribute on clocks in the current design.

```
int set_fix_hold
clock_list
```

# set fix hold options

Specifies options for hold fixing during optimization.

```
int set_fix_hold_options
-default
-prioritize tns
-prioritize min
[-preferred buffer]
```

## set fix multiple port nets

Sets the fix\_multiple\_port\_nets attribute to a specified value on the current design or a list of designs.

```
int set_fix_multiple_port_nets
-default | -all
[-feedthroughs]
[-outputs]
[-constants]
[-buffer_constants]
[design list]
```

## set\_flip\_chip\_cell\_site

Modifies flip chip cell site properties to set different flip chip driver legal location constraints.

### **Equivalent Scheme command:**

fcDumpDriverBumpMatch

```
status_value set_flip_chip_cell_site
-flip_chip_site { site_list }
[-personality {personality_list}]
[-personality_type_constraints
{{personality_type max_num}
{personality_type max_num}...}]
[-reserved_for_cell {{cell_ref {row_index}}
col_index}...} {cell_ref {row_index}
col_index}...} ...}]
```

# set\_flip\_chip\_driver\_array

Defines the legal locations for flip chip driver cells in a matrix configuration.

# **Equivalent Scheme command:**

fcArrayLegalDriverLoc

```
status_value set_flip_chip_driver_array
-personality_type {personality_type_list}
-max_driver_size {width height}
-start_point start_point
-dimension {col row}
-delta {pitch_x pitch_y}
[-orientation N | W | S | E | FN | FS | FW |
FE1
```

## set flip chip driver island

Defines the legal locations to place flip chip drivers in an island style.

### **Equivalent Scheme command:**

fcIslandLegalDriverLoc

```
status_value set_flip_chip_driver_island
-start_point start_point
-repeat {num_columns num_rows}
-spacing {x_spacing y_spacing}
-island_size {width height}
-num_driver {num_x num_y}
[-filler cell_ref]
[-personality_type_constraints
{{personality_type max_num}
{personality_type max_num}...}]
[-default_orientation N | W | S | E | FN | FE
FS FW
[-orient_by_row]
[-compaction vertical | horizontal | none]
[-center_packing]
[-forced_orientation {{ orientation
col_index} {orientation col_index} ...}]
[-reserved_for_cell {{cell_ref {col_index}}
row_index}...} {cell_ref {col_index}
row_index}...} ...}]
```

# set flip chip driver ring

Defines the legal locations for flip chip driver cells in a ring configuration.

# **Equivalent Scheme command:**

fcRingLegalDriverLoc

```
status_value set_flip_chip_driver_ring
-personality_type {personality_type_list}
-max_driver_size {width height}
-max_driver_num_per_ring driver_num
-min_driver_spacing driver_spacing
-ring_number ring_number
-ring_spacing ring_spacing
-outer_ring boundary_box
[-orientation N | W | S | E | FN | FS | FW |
[-num_extra_spacing num_extra]
[-extra_spacing extra_spacing]
[-stagger_drivers]
```

### set flip chip grid

Creates equally spaced grid points for flip chip driver placement.

## **Equivalent Scheme command:**

```
fcCreateUniformGrid
status_value set_flip_chip_grid
-grid_origin {llx lly}
-x_step x
-y_step y
```

# set\_flip\_chip\_options

Sets general flip-chip driver placement options during virtual flat placement.

### **Equivalent Scheme command:**

```
astPlaceFcOptions
```

```
status_value set_flip_chip_options
[-disable_driver_placement]
[-package_driven]
[-one_softmacro_per_island]
[-flip_chip_net_weight weight]
[-softmacro_net_weight sm_weight]
[-guardband\_width \{x y\}]
[-multiple width | height | both]
```

# set\_flip\_chip\_type

Assigns personality types to specified nets, flip chip bumps or drivers.

# Equivalent Scheme command: fcFcType

```
status_value set_flip_chip_type
-personality_type type
net_or_cell_list
```

### set\_fp\_base\_gate

Sets either a library leaf cell area or a user-specified cell area as the base unit area to use for gate equivalence calculations related to estimating the size of black boxes.

### **Equivalent Scheme command:**

fphSetGateEquivalence

```
status set_fp_base_gate
{-cell master_name | -area cell_area}
```

### set fp black boxes estimated

Sets the specified objects as estimated so that they are flagged as not needing to be sized before floorplanning.

### **Equivalent Scheme command:**

fphSetBlackBoxesEstimated

```
status set fp black boxes estimated
black_boxes
```

### set fp black boxes unestimated

Sets the specified objects as unestimated so that they are flagged as needing to be sized correctly before floorplanning.

# **Equivalent Scheme command:**

fphSetBlackBoxesUnestimated

```
status set_fp_black_boxes_unestimated
black_boxes
```

# set fp block ring constraints

Defines the power and ground rings that are automatically created around plan groups and macros when power network straps are synthesized by power network synthesis (PNS).

### **Equivalent Scheme command:**

fphSetPNSBlockRings

```
status set fp block ring constraints
-add
 -remove
 -remove all
  -save_file file_name
 | -load file file name
[-block_type master | instance | plan_group
| voltage_area]
-block blocks
[-all_blocks]
-nets nets
[-horizontal_layer layer]
[-vertical_layer layer]
[-horizontal_width distance]
[-vertical_width distance]
[-horizontal_offset distance]
[-vertical offset distance]
[-spacing distance]
```

# set\_fp\_clock\_plan\_options

Sets options for the clock planning clock tree synthesis engine.

# **Equivalent Scheme command:**

fphClockOptions

```
status set_fp_clock_plan_options
[-output_directory directory]
[-no_feeds_plan_group plan_groups
[-clock_nets clock_nets]
-anchor_cell cell
[-route_mode detailed | global | none]
[-keep_block_tree true | false]
```

## set fp flow strategy

Sets the strategy for the hierachical flow. These settings are not persistent in the Milkyway database.

```
status set_fp_flow_strategy
[-plan_group_aware_routing true | false]
[-top_level_routing_only true | false]
```

## set\_fp\_macro\_array

Specifies an array of macro cells.

```
status set_fp_macro_array
-name string
[-elements\ collection\_of\_macro\_cell\_objects]
[-align_edge t | b | l | r | c | top | bottom
| left | right | center]
[-align_pins {list of two pin objects}]
[-x_offset float]
[-y_offset float]
[-use_keepout_margin]
[-vertical]
[-rectilinear]
[-align_2d lb | lc | lt | rb | rc | rt | cb | cc | cr | left-bottom | left-center |
left-top | right-bottom | right-center |
right-top | center-bottom | center-center |
center-top]
[-reset]
```

# set\_fp\_macro\_options

Specifies constraints on the specific floorplan macro cells and macro arrays in design planning.

# **Equivalent Scheme command:**

fphSetPlaceConstraints

```
status set fp macro options
collection_of_macro_objects
[-legal_orientations list]
[-anchor_bound {tl | t | tr | r | br | b | bl
| 1 | tm | bm | 1m | rm | c}]
[-x_offset float]
[-y_offset float]
[-align_pins list]
[-side_channel {left_right_top_bottom}]
[-reset]
```

#### set fp pin constraints

Sets pin assignment constraints that are honored during pin cutting and pin assignment.

### **Equivalent Scheme command:**

fphSetPAConstraints

```
status set_fp_pin_constraints
[-allowed_layers layers]
[-pin_spacing pin_spacing_number]
[-hard_constraints {off | spacing | location
layer}]
[-pin_preroute_spacing
preoute_spacing_number]
[-no_stacking_stacking_allowed |
pg_pins_only | signal_pins_only | all]
[-corner_keepout_num_wiretracks
wiretracks_number
-corner_keepout_percent_side
keepout_percentage]
[-exclude_sides side_numbers]
[-allow_feedthroughs off | on]
[-exclude_network]
[-exclude_clock_feedthroughs off | on]
[-exclude_scan_chain_net_feedthroughs off |
on l
[-exclude_hfn_feedthroughs hfn_number]
[-exclude_feedthroughs nets]
[-incremental off | on]
[-nets nets | -exclude_nets nets]
[-keep_buses_together off | on
[-bus_ordering lsb_to_msb | msb_to_lsb |
scrambled | consistent_wirelengths]]
[-scramble_skip skip_number]
[-use_physical_constraints off | on]
[-block_level]
[blocks]
```

## set\_fp\_placement\_strategy

Sets parameters for controlling the command create fp placement.

## Equivalent Scheme command: fphPrintParams

```
status set_fp_placement_strategy
[-default]
[-macro_orientation automatic | all | N]
[-auto_grouping none | user_only | low |
highl
[-macro_setup_only on | off]
[-macros_on_edge on | off | auto]
[-snap_macros_to_user_grid on | off]
[-sliver_size distance]
[-fix_macros none | soft_macros_only | all]
[-congestion_effort low | high]
[-IO_net_weight float]
[-plan_group_interface_net_weight float]
[-voltage_area_interface_net_weight float]
[-voltage_area_net_weight_LS_only on | off]
[-legalizer_effort low | high]
[-spread_spare_cells on | off]
[-virtual_IPO on | off]
[-pin_routing_aware on | off]
```

## set\_fp\_power\_pad\_constraints

Defines the power pad synthesis constraints.

# **Equivalent Scheme command:**

fphSetPPSConstraints

```
status set_fp_power_pad_constraints
[-honor_existing_pads | -honor_even_space]
[-target_pad_current current]
[-maximum_number_of_pads number]
[-save_file file_name]
```

## set fp rail constraints

Defines power network synthesis (PNS) constraints, including layer constraints, power ring and strap constraints, and global constraints.

## **Equivalent Scheme command:**

fphSetPNSConstraints

```
status set_fp_rail_constraints
[-add_layer
 -remove_layer
  -remove_all_layers
  -set ring
  -skip_ring
 -set_global]
[-layer layer]
[-direction vertical | horizontal]
[-max_strap number]
[-min_strap number]
[-max_pitch distance]
[-min_pitch distance]
[-max width distance]
[-min_width distance]
[-spacing distance | minimum | interleaving]
[-offset distance]
[-nets nets]
[-horizontal ring layer layer]
[-vertical_ring_layer layer]
[-ring_width distance]
[-ring_max_width distance]
[-ring_min_width distance]
[-ring_spacing distance]
[-ring_offset distance]
[-extend_strap core_ring | boundary |
pad_ring]
[-keep_floating_segments]
[-no_stack_via]
[-no_same_width_sizing]
[-optimize_tracks]
[-keep_ring_outside_core]
[-no_routing_over_hard_macros]
[-no_routing_over_plan_groups]
[-no_routing_over_soft_macros]
[-ignore_blockages]
```

## set\_fp\_rail\_region\_constraints

Defines the region where power plan synthesis creates a rectilinear power mesh.

# **Equivalent Scheme command:**

fphSetSynthesizeRailRegion

```
status_value set_fp_rail_region_constraints
[-voltage_area voltage_area
-polygon
-load_file file_name
-remove]
[-save_file file_name]
```

### set\_fp\_rail\_strategy

Sets the strategy for power network synthesis (PNS) and power network analysis (PNA). These settings are not persistent in the Milkyway database.

```
status set_fp_rail_strategy
[-reset]
[-use_lm_view true | false]
[-use_tluplus true | false]
[-pna_ultra_solver true | false]
[-virtual_pad_wire_width virt_wire_width]
[-define_pad_connection
connection config file namel
[-pad_resistance_file
pad_resistance_file_name]
[-pns_skip_ir true | false]
[-honor_macro_strap_config
configuration_file]
[-pns_hor_relative_offset {h_layer
h_rel_offset}]
[-pns_ver_relative_offset {v_layer}
v_rel_offset}]
[-pns_ignore_via_cut_to_edge true | false]
[-pns_ignore_soft_macro_blockage true |
[-pns_clip_top_boundaries true | false]
[-cut_plangroup_edge_layers layers]
[-pna_via_cut_row_column number]
[-honor_macro_route_constraints
routing_constraints_file_name]
[-align strap with top pin true | false]
[-align_strap_with_mtcmos_cells
alignment_constraints_file_name]
[-align_strap_with_bump_cells
alignment_constraints_file_name]
[-align_strap_with_m1_rail true | false]
[-put_strap_in_std_cell_row true | false]
[-commit_fast true | false]
[-set_operating_temperature temperature]
[-create_hierarchical_pns_script true |
falsel
```

## set fp rail voltage area constraints

Defines power network synthesis (PNS) constraints for the specified voltage area. This command specifies four groups of PNS constraints: synthesis constraints, layer constraints, ring constraints, and global constraints. Note that these constraints cannot be specified together in command; they must be specified in separate commands.

```
status set_fp_rail_voltage_area_constraints
-voltage_area voltage_area
[[-nets pg_nets]
-voltage_supply supply_voltage
[-power_budget power]
[-target_voltage_drop voltage]
[-power_switch power_switch_or_lib_cell]]
[-layer pg_layer
-direction vertical | horizontal
[[-max_strap_number]
[-min_strap min_strap_number]]
[[-max_pitch max_pitch_distance]
[-min_pitch min_pitch_distance]]
[-max_width_distance]
[-min_width min_width_distance]
[-spacing minimum | interleaving | distance]
[-offset offset_distance]
[-mtcmos_net_type permanent | virtual]]
[[-ring_nets ring_nets | -skip_ring]
[-horizontal_ring_layer h_ring_layer]
[-vertical_ring_layer v_ring_layer]
[-ring_width pg_ring_width]
[-ring_max_width max_ring_width]
[-ring_min_width min_ring_width]
[-ring_spacing distance_between_rings]
[-ring_offset distance_to_boundary]
[-extend_strap voltage_area_ring | core_ring
| boundary]
[-num_extend_straps number_extended]
[-extend strap direction
directions_to_extend]]
[-global
[-keep_floating_segments]
[-no_stack_via]
[-no_same_width_sizing]
[-optimize_tracks]
[-no_routing_over_hard_macros]
[-no_routing_over_plan_groups]
[-no_routing_over_soft_macros]
```

```
[-ignore_blockages]
[-allow_routing_over_voltage_area]]
```

### set fp relative location

Specifies a constraint to place a macro relative to an anchor object.

```
status set fp relative location
-name constraint name
-target_cell cell_name
[-target_orientation N | S | E | W | FN | FS
FE FW
[-target_corner bl | br | tl | tr]
[-anchor_object object_name]
[-anchor_corner bl | br | tl | tr]
[-x offset distance]
[-y_offset distance]
```

## set fp trace mode

Marks a design and then loads the design in trace mode.

```
status set_fp_trace_mode
[-verbose]
[-verbose]
```

# set fp voltage area constraints

Sets voltage area feedthrough constraints that are used by the global routing and the analyze fp routing command to create logical pins on voltage areas.

```
status set_fp_voltage_area_constraints
[-allow_feedthroughs true | false]
[-create_feedthrough_module true | false]
[-exclude_feedthroughs nets]
[voltage_areas]
```

# set\_groute\_options

Sets global router cell-persistent options.

```
status set_groute_options
[-name]
[-value ]
[-default]
```

## set hierarchy color

Sets colors on all leaf cells descended from top hierarchical cells in the current design or hierarchical cells in the specified collection.

```
int set hierarchy color
-color color_Id | -cycle_color
[collection]
```

# set host options

Controls the number of threads used by commands in the parent (master) process. Also controls the options used by commands that can run distributed jobs.

### set ideal latency

Specifies ideal network latency.

```
string set_ideal_latency
[-rise | -fall]
[-min | -max]
delav
object_list
```

### set ideal net

This command is replaced by set\_ideal\_network -no propagate under the hood. It is recommended to use set ideal network instead of set \_ideal\_net.

```
status set_ideal_net
net list
```

### set ideal network

Marks a set of ports or pins in the current design as sources of an ideal network. This disables timing update and optimization of cells and nets in the transitive fanout of the specified objects.

```
integer set_ideal_network
object_list
[-dont_care_placement]
[-no_propagate]
```

#### set ideal transition

Specifies ideal transition for the ideal network & ideal nets.

```
string set_ideal_transition
[-rise | -fall]
[-min | -max]
transition time
object_list
```

#### set ignore cell timing

Skips the analysis of part of the design.

```
int set ignore cell timing
cell list
```

### set ignored layers

Sets ignored routing layers for congestion analysis and RC estimation. This command can also set design minimum and maximum layers.

### **Equivalent Scheme command:**

axqSetMinMaxLayer

```
int set_ignored_layers
[-rc_congestion_ignored_layers names]
[-min_routing_layer name]
[-max_routing_layer name]
```

# set input delay

Sets input delay on pins or input ports relative to a clock signal.

```
status set_input_delay
delay_value
[-clock clock_name]
[-clock_fall]
[-level_sensitive]
[-network_latency_included]
[-source_latency_included]
[-rise]
[-fall]
[-max]
[-min]
[-add_delay]
port_pin_list
```

### set input transition

Sets the max transition rise, max transition fall, min transition rise, or min transition fall attributes to the specified transition values on the specified input and inout ports.

```
int set_input_transition
transition
[-rise] [-fall] [-min] [-max]
port_list
```

### set inter clock delay options

Sets options for interclock delay balancing.

```
status set_inter_clock_delay_options
[-balance_group source_objects]
[-balance_group_name string]
[-delay_offset float]
[-offset_to source_objects]
[-offset from offset from obj]
[-offset_from_group string]
[-target_delay_clock target_clock_obj]
[-target_delay_value float]
[-honor_sdc true | false]
```

### set\_isolate\_ports

Specifies the ports that are to be isolated from internal fanouts of their driver nets.

```
int set_isolate_ports
[-type inverter | buffer]
[-driver cell_name]
[-force]
port_list
```

#### set isolation

Defines the UPF isolation strategy for the power domains in the design. This command is supported only in UPF mode.

```
status set isolation
isolation_strategy
-domain power_domain
-isolation_power_net isolation_power_net
-isolation_ground_net isolation_ground_net
[-clamp\_value 0 | 1 | z | latch]
[-applies_to inputs | outputs | both]
[-elements objects]
[-no_isolation]
```

#### set isolation control

Provides additional options needed for creating isolation cells. This command is needed with most set isolation commands. This command is supported only in UPF mode.

```
status set_isolation_control
isolation strategy
-domain power_domain
-isolation_signal isolation_signal
[-isolation_sense low | high]
[-location self | parent]
```

# set\_keepout\_margin

Creates a keepout margin of the specified type for the specified cell or library cell.

## Equivalent Scheme command: fphPadMacros

```
status set_keepout_margin
[-type hard | soft]
[-outer \{lx\ by\ rx\ ty\}]
[-tracks_per_macro_pin value]
[-min_padding_per_macro value]
[-max_padding_per_macro value]
[-all_macros]
[-macro_masters]
[-macro_instances]
[-north]
[object_list]
```

### set\_latency\_adjustment\_options

Performs setting options for io latency adjustment.

```
int set_latency_adjustment_options
[-from_clock clock_name]
[-to_clock collection_or_string_list]
[-exclude_clock collection_or_string_list]
[-latency float]
```

### set left right filler rule

Sets left-right filler cell insertion rules.

```
status set_left_right_filler_rule
-left
-right
-lib cell
[-follow_stdcell_orientation
```

#### set level shifter

Sets a strategy for level shifting during implementation. This command is supported only in UPF mode.

```
status set_level_shifter
level_shifter_name
-domain domain name
[-elements list]
[-applies_to inputs | outputs | both]
[-threshold value]
[-rule low_to_high | high_to_low | both]
[-location self | parent | fanout |
automaticl
[-no_shift]
```

## set level shifter strategy

Sets the type of strategy to use for adjusting the voltage levels in the design.

```
int set level shifter strategy
-rule all | low_to_high | high_to_low
[-location inside | outside | source | sink]
```

### set level shifter threshold

Sets the minimum threshold beyond which the voltage adjustment is required.

```
int set_level_shifter_threshold
-voltage volt
-percent diff
```

#### set lib attribute

Sets the value of an attribute on a library object.

```
list set_lib_attribute
object list
attribute_name
attribute value
```

### set lib cell spacing label

Sets an intercell-spacing constraint label on a reference cell.

```
status set_lib_cell_spacing_label
-names {list_of_label_names}
[-left_lib_cells {lib_cell_collection}]
[-right_lib_cells {lib_cell_collection}]
```

#### set load

Sets the load attribute to a specified value on specified ports and nets.

```
status set_load
value
objects
[-subtract_pin_load]
[-min]
[-max]
[[-pin_load] [-wire_load]]
```

# set local link library

Sets the local link library attribute to specified files and libraries on the current design.

```
int set local link library
local_link_library
```

## set logic dc

Specifies one or more input ports in the current design that are to be driven by don't care. The set logic one and set logic zero commands are used the same way as this command.

```
int set_logic_dc
port_list
```

### set logic one

Specifies one or more input ports in the current design that are to be driven by logic one. The set logic zero and set logic dc commands are used the same way as this command.

```
int set_logic_one
port_list
```

### set\_logic\_zero

Specifies one or more input ports in the current design that are to be driven by logic zero. The set logic one and set logic dc commands are used the same way as this command.

```
int set_logic_zero
port_list
```

# set macro cell bound spot

Updates the macro cell move bound or group bound by specifying the exact location (spot) for the bound inside the macro cell.

```
status set_macro_cell_bound_spot
macro_cell_object
-coordinates { spot_x spot_y}
```

#### set max area

Sets the max\_area attribute to a specified value on the current design.

```
int set_max_area
[-ignore_tns]
area_value
```

### set max capacitance

Sets the max capacitance attribute to a specified value on the specified input ports and designs.

```
int set_max_capacitance
capacitance_value
object_list
```

### set max delay

Specifies a maximum delay target for paths in the current design.

```
int set_max_delay
delay_value
[-rise | -fall]
[-from from_list
 -rise_from rise_from_list
 -fall_from fall_from_list]
[-through through list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-to to_list
 -rise_to rise_to_list
 -fall_to fall_to_list]
[-group_path group_name]
[-reset_path]
```

## set max dynamic power

Sets the target dynamic power for the current design by setting the max dynamic power attribute to a specified value.

```
int set_max_dynamic_power
dynamic_power
[GW | MW | KW | W | mW | uW | nW | pW | fW |
aW1
```

## set max fanout

Sets the max fanout attribute to a specified value on specified input ports and/or designs.

```
int set_max_fanout
fanout_value
object_list
```

### set max leakage power

Sets the target leakage power for the current design by setting the max leakage power attribute to a specified value.

```
int set_max_leakage_power
leakage_power
[GW | MW | KW | W | mW | uW | nW | pW | fW |
aW]
```

### set max lvth percentage

Sets the the maximum percentage of the total cell area that can be of a low threshold voltage group.

```
status set_max_lvth_percentage
[max_1vth]
[-lvth_groups groups]
[-reset]
```

### set\_max\_net\_length

Sets the max net\_length attribute to a specified value on specified input ports and/or designs.

```
int set max net length
net length value
object_list
```

## set max time borrow

Sets the max time borrow attribute to a specified value on clocks, latch cells, data pins, or clock (enable) pins, to constrain the amount of time borrowing possible for level-sensitive latches.

```
int set_max_time_borrow
delay_value
object list
```

#### set max total power

Sets the target total power for the current design by setting the max total power attribute to a specified value.

The set max total power constraint will be obsolete in a future release. Use set\_max\_leakage\_power and set max dynamic power constraints as a replacement.

```
int set_max_total_power
total_power
[GW | MW | KW | W | mW | uW | nW | pW | fW |
aW1
```

#### set max transition

Sets the max transition attribute to a specified value on specified clocks group, ports or designs.

```
int set_max_transition
transition value
object_list
```

### set\_mcmm\_job\_options

Sets various job control options for Distributed MCMM.

```
status set_mcmm_job_options
[-work_dir working_directory_path]
[-exec ICC_executable_path]
[-setup_script setup_script_name]
[-analysis script analysis script name]
```

## set\_message\_info

Set some information about diagnostic messages.

```
string set_message_info
-id message id [-limit max limit
-stop_on]
```

### set min capacitance

Sets the min capacitance attribute to a specified value on specified input ports in the current design.

```
int set_min_capacitance
capacitance_value
object_list
```

#### set min delay

Specifies a minimum delay target for paths in the current design.

```
int set_min_delay
delay_value
[-rise | -fall]
[-from from_list
 -rise_from rise_from_list
 -fall_from fall_from_list]
[-through through list]
[-rise_through rise_through_list]
[-fall_through fall_through_list]
[-to to_list
 -rise_to rise_to_list
 -fall_to fall_to_list]
[-reset_path]
```

### set\_min\_library

Sets an alternate library to use for minimum delay analysis.

```
int set_min_library
max_library
-min_version min_library | -none
```

#### set mode

Selects the mode of a component.

```
int set_mode
[mode list]
[instance_list]
```

#### set mpc macro array

Specifies an array of macro cells.

```
int set_mpc_macro_array
-name string
-elements list
[-align_edge t | b | l | r | c | top | bottom
  left | right | center]
[-align_pins {ref_pin const_pin}]
[-x_offset float]
[-y_offset float]
[-use_keepout_margin]
[-vertical]
[-rectilinear]
[-align_2d lb | lc | lt | rb | rc | rt | cb |
cc | cr | left-bottom | left-center |
left-top | right-bottom | right-center |
right-top | center-bottom | center-center |
center-top]
[-verbose]
[-reset]
```

### set\_mpc\_macro\_options

Specifies constraints on the specific floorplan macro cells and macro arrays in MPC flows.

```
int set_mpc_macro_options
[list_of_macro_objects]
-legal_orientations list
-anchor_bound {tl | t | tr | r | br | b | bl
| 1 | tm | bm | lm | rm | c}
-x_offset float
-y_offset float
-align_pins list
-snap_to_edge side_and_float_list
-edge_channel float
-side_channel {left_right_top_bottom}
-group_name string
-group_spacing float
-reset
```

#### set mpc options

Specifies the constraints used to generate the floorplan in the create placement -mpc flow, the compile\_physical -mpc flow, or the physopt -mpc flow

```
int set_mpc_options
-utilization util
-aspect_ratio y_x_ratio
-row_direction {h | v}
-origin \{X \mid Y\}
-top_port_limit limit_value
-bottom_port_limit limit_value
-left port limit limit value
-right_port_limit limit_value
-horz_port_layer_name layer
-vert_port_layer_name layer
-min_port_pitch integer
-routing_track_offset_x {h | f}
-routing_track_offset_y {h | f}
-io_margin_left margin_value
-io_margin_right margin_value
-io_margin_top margin_value
-io_margin_bottom margin_value
-corner_keepout distance
-core_width width
-core_height height
-first_row_orientation orient
-dont_snap_port
-dont_promote_layer
-shift_to_center
-rectilinear outline
-reset
```

#### set mpc pnet options

Specifies the constraints for pnet generation in the floorplan in the create placement -mpc or physopt -mpc flows.

```
int set_mpc_pnet_options
-name pnet_name
-reset
-layer layer_name
-type pwr | gnd
-width float
-pitch float
-offset float
-direction {h | v}
-model_vias
-mult_via_x float
-mult_via_y float
```

### set mpc port options

Specifies the constraints for ports in the floorplan in the create placement -mpc, the physopt -mpc, or the compile physical -mpc flows.

```
int set_mpc_port_options
-side \{1 \mid r \mid t \mid b\}
-x_bounds {min max}
-y_bounds {min max}
-layer layer_name
-group
-group_name group_name
-order {cw | ccw}
-pitch int
-start_location {x y}
-pin_order int
-offset float
-width float
-height float
-dont_snap
-reset
[port_list]
```

# set\_mpc\_rectilinear\_outline

Specifies the rectilinear outline constraint for the core generation in create\_placement -mpc, physopt -mpc or compile physical -mpc flows.

```
int set_mpc_rectilinear_outline
-coordinates list_of_floats
-reset
-verbose
```

#### set mpc ring options

Specifies the constraints for ring generation around cores, macros, macro arrays, and designs in the floorplan in the flows of the create placement, physopt, and compile physical commands with the -mpc option.

```
int set_mpc_ring_options
[-name name]
[-reset] | [-layer layer_name -type -width
width]
[-offset offset]
[-sides {top | left | right | bottom}]
[-layer ]
```

### set mtcmos pna strategy

Sets options for power network synthesis (PNS) and power network analysis (PNA), when exploring, replacing, and optimizing MTCMOS cell size. These settings are not persistent in the Milkyway database.

```
status set_mtcmos_pna_strategy
[-reset]
[-power budget budget]
[-voltage_supply voltage_supply]
[-lowest_voltage_drop]
[-target_voltage_drop target_voltage]
[-pad_lib_cell pad_names]
[-read_pad_cell_file cell_file]
[-read_pad_lib_cell_file lib_cell_file]
[-use_pins_as_pads]
[-use_strap_ends_as_pads]
[-create_virtual_rails layer_names]
[-synthesize_voltage_areas ]
[-disable_snap_to_row_and_tile]
[-relative_to_voltage_area]
[-pattern {normal | stagger}]
[-voltage_areas list]
```

#### set multicycle path

Modifies the single-cycle timing relationship of a constrained path.

```
integer set_multicycle_path
path_multiplier
[-rise | -fall]
[-setup | -hold]
[-start | -end]
[-from from list
 -rise_from rise_from_list
 -fall_from fall_from_list]
[-through through_list]
[-rise through rise through list]
[-fall_through fall_through_list]
[-to to list
 -rise_to rise_to_list
 -fall_to fall_to_list]
[-reset_path]
```

#### set mw lib reference

Sets the reference library for the Milkyway library.

# Equivalent Scheme commands: cmRefLib,

cmReplaceRefLib, dbPurgeRefLib, dbSetRefLibControl

```
status_value set_mw_lib_reference
[-mw_reference_library lib_list]
[-reference_control_file file_name]
libName
```

### set mw technology file

Sets the technology file of the Milkyway library.

#### **Equivalent Scheme commands:**

```
cmReplaceTech, dbReplaceTechFile
```

```
status_value set_mw_technology_file
[-technology tech_file]
[-plib plib_file]
libName
```

#### set name

Changes the name of the specified netlist object.

```
status set_name
-type net | port | cell
obiect
-name local_name
```

# set net aggressors

Sets the aggressor nets for a victim net.

# **Equivalent Scheme command:**

dbSetNetXtalkAggressorList

```
status set_net_aggressors
-victim net net
-aggressor_nets collection_of_nets
```

### set net routing layer constraints

Assigns routing layer constraints to specific nets.

### **Equivalent Scheme command:**

axgSetMinMaxLayer

```
int set net routing layer constraints
list_of_nets
-min_layer_name minimum_routing_layer_name
-max_layer_name maximum_routing_layer_name
```

#### set net routing rule

Assigns a nondefault or default routing rule to specific nets.

#### **Equivalent Scheme commands:**

```
axgSetNetConstraint,
dbAssignVarRouteRule
```

```
integer set net routing rule
-rule rule name
list_of_nets
[-timing_driven_spacing]
[-reroute normal | minorchange | freeze]
[-top_layer_probe AnyPort | OutPort |
AllPortl
```

## set object boundary

Sets the boundary of a set of objects to a bounding box or a list of points.

```
status set object boundary
{-bbox rect | -boundary boundary}
[-keep_placement]
[-keep_pad_to_core_distance]
[-ignore_fixed]
objects
```

# set object fixed edit

Sets the fixed state for one or more objects.

```
status set_object_fixed_edit
objects
fixed
```

### set object shape

Sets the shape of a set of objects to one of the standard rectilinear shapes.

Only objects which can be resized can be set to a "rect" shape.

Only objects which can be rectilinear can be set to a "I", "t", "u" or "cross" shape.

See get\_edit\_property(2) man page for details on which objects can be resized and which objects can be rectilinear.

```
status set_object_shape
-shape {rect | 1 | t | u | cross}
-lengths real_list
[{-utilization real
  -area real
 -keep_area}]
[-rotate {0 | 90 | 180 | 270}]
[-keep_placement]
[-keep_pad_to_core_distance]
[-ignore_fixed]
objects
```

### set\_object\_snap\_type

Sets the snapping type for an object class.

```
old_value set_object_snap_type
{-class {soft_macro | plan_group |
hard_macro | standard_cell | routing | shape
| pin}
 | -enabled sbool}
[-snap {litho | row | row_tile | mid_row |
mid_row_tile | flip_chip | unit_tile |
wiretrack | halfwiretrack | user | none}]
```

## set operand isolation scope

Specifies whether a design or instance should be included or excluded for operand isolation processing.

```
status set_operand_isolation_scope
object_list
[true | false]
```

### set operating conditions

Defines the operating conditions for the current design.

```
int set_operating_conditions
[-analysis_type bc_wc | on_chip_variation]
[-min min_condition]
[-max max condition]
[-min_library min_lib]
[-max_library max_lib]
[-min_phys min_proc]
[-max_phys max_proc]
[-library lib]
[-object_list objects]
[condition]
```

### set\_opposite

Defines two input ports as logically opposite.

```
int set_opposite
port1
port2
```

## set\_optimize\_dft\_options

Defines options for physical design-for-test (DFT) optimization.

```
status set optimize dft options
[-repartitioning_method none |
single_directional | multi_directional |
adaptivel
[-single_dir_option horizontal | vertical]
```

# set\_optimize\_pre\_cts\_power\_options

Specifies options for the optimize pre cts power command.

```
status set_optimize_pre_cts_power_options
[-default]
[-honor_dont_touch]
[-honor size only]
[-psyn_constraint_file file_name]
[-cts_constraint_file file_name]
[-split_clock_gates true | false]
```

#### set output delay

Sets output delay on pins or output ports relative to a clock signal.

```
int set_output_delay
delay_value
[-clock clock_name [-clock_fall]
[-level sensitive]]
[-network_latency_included]
[-source_latency_included]
[-rise]
[-fall]
[-max]
[-min]
[-add_delay]
[-group_path group_name]
port_pin_list
```

#### set\_pad\_physical\_constraints

Sets physical constraints per pad instance.

```
status set_pad_physical_constraints
-pad_name stringpad_name objects
[-side side number]
[-order order_number]
[-offset offset_distance]
[-orientation reflect | optimizeReflect]
[-min_left_iospace min_space_left]
[-min_right_iospace min_space_right]
```

## set parameter

Sets parameters for placement and routing operations.

# **Equivalent Scheme commands:**

axSetIntParam, axSetRealParam

```
int set_parameter
-name name
-value value
[-module {route | groute | droute |
trackAssign | ek | preroute | sr}]
[-type {{int | integer} | {real | float} |
string } ]
```

## set physical signoff options

Sets the environment setting for IC Validator (ICV) or Hercules before executing the signoff\_drc or signoff\_metal\_fill command, and so on.

```
status set physical signoff options
[-default]
[-exec_cmd icv | hercules]
[-drc_runset filename]
[-fill runset filename]
[-mapfile filename]
[-dp_hosts {list_of_dp_hosts}]
[-num cpus integer]
```

### set\_physopt\_cpulimit\_options

Specifies the options for performing a CPU-limited optimization.

```
status set_physopt_cpulimit_options
[-name limit name]
[-mode max_delay | design_rule | max_area |
tns | max_static_power]
[-absolute_time absolute_time_value]
[-absolute_cost absolute_cost_value]
[-delta_time_delta_time_value]
[-delta_cost_value]
[-path_group_name]
[-remove]
```

# set pin name synonym

Defines synonyms for pin names.

```
Boolean set pin name synonym
[-full_name]
[-force]
pin_name_synonym
pin name
```

### set pin physical constraints

Sets physical constraints per pin instance.

```
status set pin physical constraints
[-pin_name pin_name]
[-cell cell_name]
[-layers layers]
[-width pin_width]
[-depth pin_depth]
[-side side number]
[-offset offset distance]
[-order order_number]
[-off_edge {center | location | auto}]
[-location point]
[objects
```

#### set\_place\_opt\_cts\_strategy

Specifies clock-tree-related options for the place opt -cts command.

```
status set place opt cts strategy
[-operating_condition min | max(default) |
min_max]
[-no clock route]
[-inter_clock_balance]
[-fix_hold]
[-update_clock_latency]
```

## set pnet options

Sets up placement tools to avoid power strap violations.

```
int set_pnet_options
[-partial | -complete | -none]
[-min_height height_threshold]
[-min_width width_threshold]
[-no_via_additive]
[-density value]
[-see_object object_type_names]
layer_names
```

# set port fanout number

Sets the number of external fanout points driven by specified ports in the current design.

```
status set_port_fanout_number
fanout_number
port_list
```

#### set port location

Annotates the specified top-level port with x- and y-coordinates and layer geometry, which the tool uses when running the reoptimize design command.

```
status set_port_location
[-coordinate {x v}]
[-layer_name layer_name]
[-layer_area {lx ly ux uy}]
[-append]
port_name
```

#### set\_power\_guide

Sets an existing exclusive movebound as power guide or power well. This power guide will be used as always-on power\_guide.

```
status set power guide
-name exclusive movebound name
[-guard_band_x horizontal_guard_band_width]
[-quard_band_y vertical_quard_band_width]
```

#### set power net to voltage area

Links, unlinks, or reports power nets for the specified voltage area.

```
status set power net to voltage area
[-action link | unlink | report]
[-voltage area
voltage_area_name_voltage_area_name]
[-power_net net_name]
```

## set power options

Specifies options for power optimization.

```
status set power options
[-default]
[-leakage true | false]
[-dynamic true | false]
[-low_power_placement true | false]
[-clock_gating true | false]
[-leakage_effort low | high]
[-dynamic_effort low | high]
```

#### set prefer

Sets the preferred attribute on specified library cells.

```
integer set_prefer
[-min]
cell list
```

#### set preferred routing direction

Sets the preferred routing direction for the specified routing layers.

## **Equivalent Scheme command:**

axgDefineWireTracks

```
string set preferred routing direction
-layers list_of_layers
-direction horizontal | vertical
```

### set\_preroute\_advanced\_via\_rule

Sets preroute advanced via rule options.

```
integer set_preroute_advanced_via_rule
[-move_via_to_center]
[-offset_both_sides]
[-x_offset_recommended]
[-y_offset_recommended]
[-x_offset distance]
[-y_offset distance]
[-x_step distance]
[-y_step distance]
[-cut_layer layer]
[-contact_code contact]
[-size_by_via_area {distance distance}]
[-size_by_array_dimensions {int int}]
[-rotation_mode on | required | off]
```

### set preroute drc strategy

Sets preroute drc options to change the internal rules for design rule checking in the following power and ground commands: create\_rectangular\_rings, create\_pad\_rings, create\_power\_straps, create preroute vias. preroute instances, and preroute standard cells.

```
status set preroute drc_strategy
[-spacing_rules radial | manhattan]
[-protect_pin_access_edge]
[-protect_pin_access_edge_within_pin_layer_p
itchl
[-protect_pin_access_edge_within_range
protect_range]
[-treat_fat_blockage_as_fat_wire]
[-use_fat_via]
[-ignore_std_cells]
[-ignore_top_level_pins]
[-ignore_same_net_check]
[-quick_check]
[-merge thin wires]
[-no_design_rule]
[-report_fail]
[-jog_range_jog_range_distance]
[-min_layer min_layer]
[-max_layer max_layer]
[-honor_shapes_of_nets collection_of_nets |
ALL]
```

### set preroute special rules

Defines a set of special rules to be honored by the create power straps and preroute instances preroute commands.

```
status set_preroute_special_rules
-name name
[-do_not_connect_pins]
[-extension_layers ext_layers_list]
[-extension width segments width]
[-extension_space space_between_segments]
[-extension count {min count max count}]
[-extension_via_array {columns_count
rows_count}]
[-extension_try_jog conn_length_threshold]
[-leave_space_for_io_connections]
[-resolve_conflicts_by_jogs]
[-connection_point_default {offset pitch}]
[-connection_point_layers
conn_pt_layers_list]
[-connection point offsets offsets list]
[-connection_point_pitches pitches_list]
[-first_strap_offset first_strap_offset]
[-strap_endcap_strap_endcap_distance]
[-create_local_straps min_dist_threshold]
[-keep_straps_in_standard_cell_area]
[-macro_cells {macro_cells_collection}]
[-pin_layer_pin_layer_name]
[-strap_to_pin_offset strap_to_pin_offset]
[-end_point_offset
end_point_offset_distance]
[-target_area {{ dx-left dy-bottom} { dx-right
dy-top\}\}]
[-target_layer target_layer_name]
[-jog_horizontal_layers h_layers_list]
[-jog_vertical_layers v_layers_list]
[-jog_width {h_segments_width
v_segments_width ]
```

#### set primetime options

Sets up PrimeTime options for the signoff\_opt command.

```
status set_primetime_options
[-default]
[-exec_dir string]
[-sdc file string]
[-max_image string]
[-min image string]
[-setup_slack_limit float]
[-hold_slack_limit float]
[-common_file string]
[-specific_file string]
[-license_limit integer]
```

### set\_propagated\_clock

Specifies propagated clock latency.

```
string set propagated clock
object list
```

#### set pulse clock cell

Specifies the pulse type for a pulse clock cell with a single input and a single output.

```
string set pulse clock cell
-type pulse_type
object_list
```

# set qtm qlobal parameter

Sets a global parameter for quick timing models (QTMs).

```
string set_qtm_global_parameter
[-param parameter]
[-lib_cell lib_cell]
[-pin pin_name]
[-clock pin name]
[-value parameter_value]
```

### set qtm port drive

Sets the drive on quick timing model (QTM) ports.

```
string set_qtm_port_drive
[-type drive_type]
[-value drive_value]
[-input transition rise rtrans]
[-input_transition_fall ftrans]
port list
```

#### set qtm port load

Sets the load on quick timing model (QTM) ports.

```
string set_qtm_port_load
[-type load_type]
[-factor multiplication_factor]
[-value load_value]
port_list
```

#### set\_qtm\_technology

Sets quick timing model technology variables.

```
string set_qtm_technology
[-library name]
[-max_transition max_trans_value]
[-min_transition min_trans_value]
[-max_capacitance max_cap_value]
[-min_capacitance min_cap_value]
[-wire load model wlm name]
[-process process_value]
[-voltage voltage value]
[-temperature temperature_value]
```

#### set rail options

Specifies setup options for the analyze\_rail command.

```
status set_rail_options
[-default]
[-output_dir dir_name]
[-use_pins_as_pads true | false]
[-pad_master_file file_name]
[-pad instance file file name]
[-user_defined_tap_file file_name]
[-packaging_file file_name]
[-vd_threshold value]
[-switching_activity { type file_name
strip_path}]
[-host machine_name]
[-pr_exec_dir dir_name]
[-pt_exec_dir dir_name]
[-sdc file_name]
[-spef file_name]
[-verilog file_name]
[-upf file name]
```

#### set\_register\_merging

Sets the register merging attribute on the specified cells or designs, allowing register merging optimization on the objects.

```
status set_register_merging
obj_list
[true | false]
```

# set\_register\_type

Sets the latch\_type or flip\_flop\_type attributes on designs or cell instances, to specify which sequential cells from the target library are to be used by the compile command.

```
int set register type
-latch example_latch -exact |
-flip_flop example_flip_flop [-exact]
[cell_or_design_list]
```

### set related supply net

Associates an external supply net to the port of the design.

```
status set_related_supply_net
[supply_net_name]
[-object_list objects]
[-reset]
[-ground ground_net_name]
[-power power_net_name]
```

#### set resistance

Sets the resistance value on nets.

```
int set_resistance
value
[-min] [-max] net_list
```

#### set retention

Defines the UPF retention strategy for the power domains in the design. This command is supported only in UPF mode.

```
status set_retention
retention strategy
-domain power_domain
-retention_power_net retention_power_net
-retention_ground_net retention_ground_net
[-elements objects]
```

## set retention control

Defines the UPF retention control signals for the defined UPF retention strategy. This command is supported only in UPF mode.

```
status set_retention_control
retention_strategy
-domain power_domain
-save_signal {save_signal high | low}
-restore_signal {restore_signal high | low}
```

# set\_route\_flip\_chip\_options

Sets flip-chip router options.

```
status set_route_flip_chip_options
[-number_of_loops 1 | 2 | 3]
[-route_with_soft_macros true | false]
[-search_effort easy | normal | hard]
[-layer_spacing {layer_spacing_pairs}]
[-layer_width {layer_width_pairs}]
[-rule_name name]
[-nets | -nets_in_file nets_file]
[-output_unrouted_nets open_net_file]
[-design_style area_IO |
peripheral_without_corner_driver |
peripheral_with_corner_driver]
[-min_access_edge_length length]
```

### set\_route\_mode\_options

To set the mode for running zroute.

```
status set route mode options
[-zroute true | false]
```

#### set\_route\_opt\_strategy

Sets the nonpersistent options that influence route\_opt.

```
status set_route_opt_strategy
[-default]
[-fix_hold_mode all | route_base]
[-xtalk_reduction_loops loop_count]
[-route run time limit run time]
[-search_repair_loops detail_loop_count]
[-optimize_wire_via_search_repair_loops
optimize_loop_count]
[-route_drc_threshold threshold]
[-eco_route_search_repair_loops
eco_routing_loop_count]
```

#### set route options

Set specific options into the internal router control database.

#### **Equivalent Scheme command:**

axgSetRouteOptions

```
status set_route_options
[-default]
[-groute_timing_driven true | false]
[-groute_timing_driven_weight number]
[-groute_skew_control true | false]
[-groute_skew_weight number]
[-groute_congestion_weight number]
[-groute_clock_routing normal | comb |
balanced1
[-groute_incremental true | false]
[-track_assign_timing_driven_true | false]
[-track_assign_timing_driven_weight number]
[-droute_connect_tie_off true | false]
[-droute_connect_open_nets true | false]
[-droute_reroute_user_wires true | false]
[-droute_CTS_nets normal
minor_change_only]
[-droute_single_row_column_via_array center
optimizel
[-droute_stack_via_less_than_min_area forbid
| add_metal_stub]
[-droute_stack_via_less_than_min_area_cost
numberl
[-poly_pin_access auto | off]
[-drc_distance diagonal | manhattan]
[-same_net_notch ignore | check_and_fix]
[-fat_wire_check quick | merge_then_check]
[-merge_fat_wire_on preroute_only |
preroute_signal | preroute_signal_blockage]
[-fat_blockage_as thin_wire | fat_wire]
[-wire_contact_eol_rule ignore |
check_and_fix]
```

#### set route type

Sets the route type of a group of objects.

## **Equivalent Scheme commands:**

axgMarkRouteType, dbSetNetType

```
status set_route_type
[-signal detail_route | user]
[-clock ring | strap | tie_off | user]
[-pg ring | strap | tie_off | user |
std_cell_pin_conn | macro/IO_pin_conn]
objects
objects
```

#### set\_route\_zrt\_common\_options

Sets the options common to all phases of routing.

```
status set_route_zrt_common_options
[-child_process_net_threshold int]
[-concurrent_redundant_via_mode off
reserve_space | insert_at_high_cost
[-concurrent_redundant_via_effort_level low
| medium | high]]
[-eco_route_concurrent_redundant_via_mode
off reserve_space
[-eco_route_concurrent_redundant_via_effort_
level low | medium | high]]
[-connect_within_pins list of {layer
off/via_standard_cell_pins/via_wire_standard
_cell_pins/via_all_pins/via_wire_all_pins}
pairs(off | via_wire_standard_cell_pins |
via_standard_cell_pins | via_wire_all_pins |
via_all_pins)]
[-enforce_voltage_areas off | strict |
relaxedl
[-extra_nonpreferred_direction_wire_cost_
multiplier {{layer multiplier}...}]
[-extra_preferred_direction_wire_cost_
multiplier {{layer multiplier}...}]
[-extra_via_cost_multiplier {{layer
multiplier}...}]
[-freeze_layer {{layer true | false}...}]
[-freeze_via_to_frozen_layer true | false]
[-mark_clock_nets_minor_change true | false]
[-max_layer_mode soft | allow_pin_connection
hardl
[-max_number_of_threads int]
[-min_layer_mode soft | allow_pin_connection
hardl
```

```
[-number_of_vias_over_max_layer int]
[-number_of_vias_under_min_layer int]
[-off_grid_routing_mode allow_off_grid
allow_end_points_off_grid | no_off_grid]
[-plan_group_aware off | all_routing |
top_level_routing_only]
[-post_detail_route_redundant_via_insertion
off | low | medium | high]
[-read_user_metal_blockage_layer true |
false]
[-reroute_clock_shapes true | false]
[-reroute_user_shapes true | false]
[-rotate_default_vias true | false]
[-route_soft_rule_effort_level off | min |
low | medium | high]
[-route_top_boundary_mode
stay_half_min_space_inside | stay_inside |
ignore]
[-single_connection_to_pins off |
standard_cell_pins | all_pins]
[-standard_cell_blockage_as_thin true |
falsel
[-threshold_noise_ratio ratio]
[-track_auto_fill true | false]
[-verbose_level int]
[-via_array_mode off | swap | rotate | all]
[-wide_macro_pin_as_fat_wire true | false]
[-default true | false]
```

## set route zrt detail options

Sets the options for detail routing.

```
set_route_zrt_detail_options
[-antenna true | false]
```

```
[-antenna_on_iteration num]
[-antenna_verbose_level num]
[-check_antenna_on_pg true | false]
[-check_pin_min_area_min_length true |
false]
[-check_port_min_area_min_length true |
falsel
[-elapsed_time_limit limit]
[-default true | false]
[-default_diode_protection real]
[-default_gate_size real]
[-default_port_external_antenna_area real]
[-default_port_external_gate_size real]
[-diagonal_min_width true | false]
[-diode_libcell_names lib_cells]
[-eco_route_use_soft_spacing_for_timing_
optimization true | false]
```

```
[-force_max_number_iterations true | false]
[-generate_extra_off_grid_pin_tracks true |
false]
[-generate_off_grid_feed_through_tracks off
| low | medium | high]
[-ignore_drc {{same_net_metal_space |
same_net_enclosed_cut_space
all_same_net_drc_for_frozen_net
[-ignore_var_spacing_to_blockage true |
false]
[-ignore_var_spacing_to_pg true | false]
[-insert_diodes_during_routing true | false]
[-max_antenna_pin_count int]
[-merge_gates_for_antenna true | false]
[-optimize_tie_off_effort_level off | low |
[-optimize_wire_via_effort_level off | low |
medium | high]
[-pin_taper_mode default_width | pin_width |
off]
[-port_antenna_mode float | jump |
top_layer]
[-save_after_iterations iter_list]
[-save_cell_prefix prefix]
[-reshield_rerouted_nets off | unshield |
reshieldl
[-reuse_filler_locations_for_diodes true |
false]
[-timing_driven true | false]
[-top_layer_antenna_fix_threshold int]
[-use_default_width_for_min_area_min_len_stu
b true | false]
[-use_wide_wire_to_input_pin true | false]
[-use_wide_wire_to_macro_pin true | false]
[-use_wide_wire_to_output_pin true | false]
[-use_wide_wire_to_pad_pin same_as_macro_pin
| true | false]
[-use_wide_wire_to_port same_as_macro_pin |
true | false]
[-user_defined_partition {llx lly urx ury}]
[-var_spacing_to_same_net true | false]
```

### set route zrt global options

Sets the options for global routing.

```
status set_route_zrt_global_options
[-clock topology comb | normal]
[-comb_distance int]
[-comb_max_connections int]
[-congestion_map_only true | false]
[-crosstalk_driven true | false]
[-default true | false]
[-effort minimum | low | medium | high]
[-macro_boundary_track_utilization int]
[-macro_boundary_width int]
[-macro_corner_track_utilization int]
[-timing_driven true | false]
```

#### set\_route\_zrt\_track\_options

Sets the options for track assignment.

```
status set_route_zrt_track_options
[-crosstalk_driven true | false]
[-default true | false]
[-timing_driven true | false]
```

### set\_row\_type

Sets a specified row type attribute on the specified rows.

```
status set_row_type
[-site site_name row_name_list]
-type row_type
```

### set\_rp\_group\_options

Sets relative placement group attributes on the specified relative placement groups.

```
collection set_rp_group_options
rp_groups
[-alignment bottom-left | bottom-pin |
bottom-right]
[-pin_align_name pin_name]
[-utilization percentage]
[-ignore]
[-x_offset float]
[-y_offset float]
[-compress]
[-cts_option fixed_placement | size_only]
[-route_opt_option fixed_placement |
in_place_size_only]
[-psynopt_option fixed_placement |
size onlyl
[-move_effort low | medium | high]
[-allow_keepout_over_tapcell false | true]
```

### set\_scaling\_lib\_group

Specifies the scaling\_lib\_group to use for the current design, or a subdesign.

```
status set_scaling_lib_group
[-min min_group]
[-max max_group]
[-object_list objects]
[group]
```

# set scan pin type

Sets the scan-in or scan-out type for the specified pin.

```
status set_scan_pin_type
-type in | out
-pin pin | -ref_pin physical_lib_pin
```

### set\_scenario\_options

Sets the scenario options for one or more scenarios.

```
status set_scenario_options
[-scenarios scenario_list]
[-leakage_only true | false]
[-hold_only true | false]
[-setup true | false]
[-hold true | false]
[-leakage_power true | false]
[-dynamic_power true | false]
[-reset_all true | false]
```

### set scope

Specifies the current UPF scope. This command is supported only in UPF mode.

```
string set_scope
[instance]
```

### set separate process options

Sets options controlling whether IC Compiler uses separate OS processes for extraction. placement and routing.

```
status set_separate_process_options
[-extraction true | false]
[-placement true | false]
[-routing true | false]
```

### set si options

Defines signal integrity options used for analysis or optimization.

### **Equivalent Scheme commands:**

ataIgnoreXtalk, ataIncludeXtalk

```
status set_si_options
[-delta_delay true | false]
[-static_noise true | false]
[-timing_window true | false]
[-min_delta_delay true | false]
[-static_noise_threshold_above_low
threshold_value]
[-static_noise_threshold_below_high
threshold valuel
[-route_xtalk_prevention true | false]
[-route_xtalk_prevention_threshold
threshold_value]
[-analysis_effort low | medium]
[-max_transition_mode normal_slew |
total slewl
[-reselect true | false]
```

### set\_size\_only

Sets a list of attributes on specified leaf cells so that they can be sized only in optimization during compile.

```
int set_size_only
[-all instances]
object_list
flag
```

# set skew group

Creates a new user-defined skew group.

```
set_skew_group
[-name]
[-target_skew desired_skew]
[-target_early_delay
minimum_insertion_delay]
list_of_sink_pin or net_name
```

### set spacing label rule

Sets intercell spacing constraint between reference cells that have been assigned labels with set lib cell spacing label command.

```
status set_spacing_label_rule
-labels {list_of_label_names}
{min max}
```

### set split clock gates options

Set options for the split\_clock\_gates command.

```
status set_split_clock_gates_options
[-slack_margin margin_value]
[-honor_dont_touch]
[-honor_size_only]
```

### set starrcxt options

Sets up StarRCXT options for the signoff\_opt command.

```
status set_starrcxt_options
[-default]
[-exec_dir string]
[-max_nxtgrd_file string]
[-min_nxtgrd_file string]
[-map_file string]
[-num_parts integer]
[-mode 100 | 150 | 200 | 400]
[-option file string]
[-min_image string]
[-max_image string]
```

# set switching activity

Sets switching activity annotation on nets, pins, ports and cells of the current design.

```
int set_switching_activity
[-static_probability sp_value]
[-toggle_rate tr_value]
[-state_dep state_condition]
[-path_dep path_sources]
[-rise ratio ratio value]
[-period period_value | -clock clock_name]
[-select select_types]
[-hierl
[-instances instances]
[object_list]
[-verbose]
```

### set synlib dont get license

Specifies a list of synthetic library part licenses that are not automatically checked out.

```
int set_synlib_dont_get_license
license_list
```

### set target library subset

Restricts optimization of a block to use a given subset of the target library, for cases where operating condtion alone is not sufficient to define the subset.

```
int set_target_library_subset
[-object_list cells]
[-top]
library_list
[-milkyway_reflibs milkyway_reflib_paths]
```

### set timing derate

Sets derate factors on the current design or specified objects. Derate factors specify upper and lower limits on delays for a particular operating condition.

```
int set timing derate
[-min]
[-max]
[-early]
[-late]
[-clock]
[-data]
[-net_delay]
[-cell_delay]
[-cell_check]
value
object_list
```

# set timing ranges

Sets timing ranges for the current design.

```
int set_timing_ranges
[timing_ranges]
[-library library_name]
```

### set tlu plus files

Sets the files used for TLUPlus extraction.

```
int set_tlu_plus_files
[-max_tluplus max_tluplus_string]
[-min_tluplus min_tluplus_string]
[-max_emulation_tluplus max_emul_string]
[-min_emulation_tluplus min_emul_string]
[-tech2itf_map mapping_file]
```

### set\_true\_delay\_case\_analysis

Sets the true delay case analysis attribute, which specifies the input vector value to use for specified pins or ports of the current design with the -true and -justify options of report timing.

```
status set_true_delay_case_analysis
0 | 1 | r | f | none
port_pin_list
```

#### set unconnected

Lists output ports to be unconnected.

```
int set_unconnected
port_list
```

### set undoable attribute

Sets an attribute to a specified value on the specified list of objects with support for undo.

```
collection set_undoable_attribute
[-class class_name]
object_list
attribute_name
[-quiet]
```

# set\_ungroup

Sets the ungroup attribute on specified designs, cells, or references, indicating that they are to be ungrouped during compile.

```
int set_ungroup
object_list true | false
```

### set unix variable

This is a synonym for the seteny command.

#### set user grid

Sets the user grid for this session.

```
status set_user_grid
[-x offset float]
[-y_offset float]
[-x_step float]
[-y_step float]
[-user_grid {{x_offset y_offset}} {x_step
y_step\}\}]
[-x_get_from_layer layer]
[-y_get_from_layer layer]
[-reset]
[design]
```

### set via array size

Modifies the array size of an existing via or via array.

```
collection set_via_array_size
-array_size {row col}
via_collection
```

### set voltage

Applies an operating voltage on a list of supply nets objects.

```
int set voltage
max_case_voltage
[-min min_case_value]
-object list list of supply nets
```

### set vt filler rule

Sets multiple threshold voltage filler cell insertion rules.

```
integer set_vt_filler_rule
-threshold_voltage
-lib cell
```

### set write stream options

Sets options for the write\_stream command.

```
status set_write_stream_options
[-reset]
[-map_layer layer_mapping_file_name]
[-rename_cell cell_renaming_file_name]
[-child_depth child_cell_depth]
[-skip_ref_lib_cells]
[-resize_text {width
text_conversion_factor}]
[-flatten_via]
[-contact_prefix $$]
[-output_filling {list_of_types}]
[-output_outdated_fill]
[-output_instance_name_as_property
inst_prop_value]
[-output_geometry_property]
[-remove_backslash_from_instance_net_names]
[-max_name_length max_name_length]
[-keep_data_type]
[-output_by_layer {layer_number_strings}]
[-oasis compression level
compress_level_value]
[-compressed]
[-output_pin {output_pin_types}]
[-pin_name_mag pin_name_mag]
[-net_name_mag net_name_mag]
[-output_net {output_net_types}]
[-output_net_name_as_property
net_prop_value]
[-output_polygon_pin]
[-output_design_intent]
[-design_intent_cell_name di_struct_name]
[-critical_object_names
critical_inst_net_name_list]
[-map_design_intent_layers
di_layer_mapping_file_name]
[-design_intent_only]
[-rotate_pin_text_by_access_dir]
[-set_hier_instance_name_long]
[-set_hier_net_name_long]
[-ignore_layer_mapping_for_imported_cells]
```

### set xtalk route options

Sets global route and track assignment crosstalk options.

```
status set_xtalk_route_options
[-default]
[-groute_minimize_xtalk true | false]
[-groute_xtalk_weight number]
[-track_assign_minimize_xtalk true | false]
[-track_assign_noise_threshold value]
```

### set zero interconnect delay mode

Forces the timer to ignore the contribution on a timing path from any wire capacitance in the design.

### **Equivalent Scheme commands:**

```
ataIgnoreInterconnect,
ataIgnoreWireDelay
status set zero interconnect delay mode
[true | false]
```

### set zrt net properties

Sets net properties for Zroute.

```
status set_zrt_net_properties
[-ignore_voltage_areas true | false]
-nets collection_of_nets
-from file file name
```

#### setenv

Sets the value of a system environment variable.

```
string setenv
variable_name new_value
```

#### sh

Executes a command in a child process.

```
string sh [args]
```

### shape fp blocks

Automatically places and shapes plan group boundaries, black boxes, and other soft macros in a design core.

### **Equivalent Scheme commands:**

fphBlockPlacement, fphShapeDesign

```
status shape fp blocks
[-rectilinear]
[-incremental target_utilization_driven |
congestion_driven]
[-channels]
[-refine placement]
[-constraint_file file_name]
[-top_down]
[-sliver_threshold threshold]
[-place_submacros]
```

## shell is in upf mode

Determines if the shell is in UPF mode.

```
status shell_is_in_upf_mode
```

### signoff drc

Detects 65nm and below process design rule checking (DRC) violations with foundry runset.

```
status signoff_drc
[-error_view errview_name]
[-check_all_layers]
[-read_cel_view]
[-ignore child cell errors]
[-select_layers {collection_of_layers}]
[-select_rule { list_of_rule_names} ]
[-unselect_rule { list_of_rule_names } ]
[-bounding_boxes {{llx1 lly1} {urx1 ury1}}
...}]
[-excluded_bounding_boxes {{ 11x1 11y1} {urx1
ury1} ...}]
[-run_dir string]
[-num_cpus integer]
```

### signoff metal fill

Invokes Hercules or IC Validator to perform metal fill on current cells to meet the metal density requirements.

```
status signoff_metal_fill
[-output_view fillview_name]
[-purge]
[-ecol
[-append]
[-mode flat]
[-select_layers {layer_name}]
[-bounding_boxes {rectangle_list}]
[-excluded_bounding_boxes {rectangle_list}]
[-run_dir dir_path]
```

### signoff opt

Performs signoff ECO optimization.

```
status signoff_opt
[-effort low | medium | high]
[-only_psyn]
[-no_design_rule | -only_design_rule |
-only_hold_time]
[-xtalk_reduction | -only_xtalk_reduction]
[-full_extract | -full_analysis]
[-skip_initial_analysis]
[-num_iteration integer]
[-aocvm]
[-path based analysis]
[-update_rail_voltage]
[-variation]
[-ignore_design_readiness]
[-keep_license]
[-snapshot base_name]
```

### size cell

Relinks leaf cells to a new library cell that has the required drive strength (or other properties).

```
collection size_cell
cell_object
lib_cell_object
```

#### sizeof collection

Returns the number of objects in a collection.

```
int sizeof collection
collection1
```

#### skew opt

Optimizes clock skews to increase timing slack and writes the solution to an output file. By default, the output file is named "skew opt.tcl" and is automatically sourced.

```
status skew_opt
[-output file_name]
[-clock_balancing_only]
[-no_optimization]
[-no auto source]
[-fix_boundary_pins]
[-ignore_boundary_paths]
[-pins pin_list]
[-clocks clock_list]
[-path_groups path_group_list]
[-enable_pins]
[-macro_pins]
[-halfcycle_path_pins]
[-setup]
[-hold]
[-setup_margin_setup_margin_value]
[-hold_margin hold_margin_value]
[-guard_band_value]
[-adjustment_limit adjustment_limit_value]
[-decrease_factor decrease_factor_value]
[-improvement_threshold
improvement_threshold_value]
[-resolution resolution_value]
```

#### slot wire

Slots wide wires and contact arrays on selected nets by replacing them with thinner wires and smaller arrays.

## Equivalent Scheme command: axgSlotWire

```
integer slot_wire
-nets {collection_of_nets}
[-signal net]
[-cutwidth {layer distance list}]
[-cutlength {layer distance list}]
[-width {layer distance list}]
[-length {layer distance list}]
[-sidespace {layer distance list}]
[-endspace {layer distance list}]
[-sideclearance {layer distance list}]
[-endclearance {layer distance list}]
[-no_stagger {layer list}]
[-dmode {layer list}]
[-treat width as max]
[-treat_length_as_min]
[-treat_space_clearance_min]
[-min_via_removal]
[-recreate_vias]
[-report]
[-report_wire_relationship file_name]
[-undo]
```

## snap\_objects

Snaps objects to the default snap type. An object is snapped onto the nearest position that satisfies the snapping constraint.

```
status snap objects
[-snap_pin_to_edge]
objects
```

#### sort collection

Sorts a collection based on one or more attributes, resulting in a new, sorted collection. The sort is ascending by default.

```
collection sort_collection
[-descending] collection1 criteria
```

### sort\_fp\_pins

Sorts the specified collection of pins into alphabetic order by name or in reverse alphabetic order if -reverse is specified.

## Equivalent Scheme command: fphSortSMPins

```
status sort fp pins
[-reverse]
pins
```

#### source

Read a file and evaluate it as a Tcl script.

```
string source
[-echo] [-verbose] [-continue_on_error] file
```

## split clock gates

Replicates (splits) integrated clock-gating cells that have timing violations on the enable pin.

```
status split clock gates
```

### split\_clock\_net

Duplicates the gates on the clock nets.

```
status split_clock_net
[-objects net_or_gate_list]
[-gate_sizing]
[-gate_relocation]
[-split_any_cell_type]
[-split_intermediate_level_clock_gates]
[-operating_condition min | max | min_max]
[-isolate_float_pins]
[-drive_ungated_registers]
[-estimated_early_delay float]
```

### split mw lib

Splits the top-level Milkyway design into different libraries. Splitting the library hierarchically facilitates concurrent design.

## Equivalent Scheme command: dbHierSplit

```
status split mw_lib
[-check_only]
[-to_dir path]
[-lib_prefix prefix]
-from library mw lib
mw_top_design
```

### split\_net

Splits routing objects on one net into many other nets.

```
status split_net
-start | list_of_nets | -batch
[-cells cell_list]
```

### split objects

Splits one or more objects at the specified x or v coordinate or by a specified line.

## Equivalent Scheme command: geSplit

```
new_objects split_objects
{-x float | -y float | -line line}
[-gap float]
objects
```

# spread spare cells

Places the specified cells evenly throughout a rectilinear region.

# **Equivalent Scheme command:**

axgSpreadGroupCells

```
status spread spare cells
cells
[-bbox spare_cells_region
 -\text{poly} \{\{x1 \ y1\} \{x2 \ y2\} \dots\}\}
```

### spread zrt wires

Spreads the wires in the opened cell for DFM.

#### spread\_zrt\_wires

```
[-min jog length min ratio]
[-pitch number_of_pitches]
[-timing_preserve_nets {collection_of_nets}]
[-timing_preserve_setup_slack_threshold
slack_value
[-timing_preserve_hold_slack_threshold
slack value
```

### start gui

Starts the application GUI.

```
string start_gui
[-file name_of_script_file]
[-no_windows]
[-- x_args ...]
```

## stop\_gui

Stops the application GUI.

```
string stop_gui
```

#### stretch wire

Stretches given wires or contacts horizontally or vertically without loosing connections.

```
status stretch wire
objects
{-x distance | -y distance}
[-snap_to_track yes | no | halftrack]
[-jog_layer same | up | down]
[-auto_repair_net]
[-end_point_range distance]
[-undo]
```

# sub\_designs\_of

Gets the subdesigns according to the options.

```
collection sub designs of
[-hierarchy]
[-in_partition | -partition_only]
[-dt_only | -ndt_only]
[-multiple_instances | -single_instances]
[-names_only]
design
```

#### sub instances of

Gets the subinstances according to the options.

```
collection sub_instances_of
[-hierarchy]
[-in_partition] [-partition_only]
[-dt_only] [-ndt_only]
[-of_references reference_list]
[-master_instance]
[-names_only]
design
```

### suppress message

Disables printing of one or more informational or warning messages.

```
string suppress_message
[message_list]
```

#### swap cell locations

Swaps the locations of two cells.

```
int swap_cell_locations
ce111
[-cell1_orient N | W | S | E | FN | FE | FS |
[-cell2_orient N | W | S | E | FN | FE | FS |
FW1
```

# syntax check

Enables or disables the Syntax Checker's syntax check mode which checks commands for syntax errors.

```
integer syntax_check
true | false
```

## synthesize fp rail

Synthesizes power networks or power switch arrays based on user-specified constraints. In a single run, you can synthesize either a power network for a single voltage design, power networks for a multivoltage design, or a power switch array.

#### trace scan chain

Traces scan chain in the current design.

### Equivalent Scheme command: axgScanTrace

```
status trace scan chain
[-from scan_input] [-to scan_output]
```

### translate zrt parameters

Translates the routing parameters to Zroute.

```
status translate_zrt_parameters
[-output filename]
```

### trim fill eco

Trims the metal fill. Use this command after you finish inserting metal fill and running ECO routing.

### Equivalent Scheme command: axgECOTrimFill

```
status trim_fill_eco
[-input fill_view_name]
[-output fill_view_name]
[-spacing_to_routing number]
[-remove_vio_fill]
[-from_metal metal_layer_name]
[-to_metal metal_layer_name]
```

#### unalias

Removes one or more aliases.

```
string unalias
pattern
```

## uncommit fp soft macros

Transforms soft macros into plan groups.

# **Equivalent Scheme command:**

```
fphSoftMacroToPlanGroup
```

```
status uncommit fp soft macros
[-push_up_preroutes pg | none]
[-remove_feedthroughs]
[objects]
```

#### undo

Undoes the last operation.

```
status undo
[-all]
[-mark string]
```

### undo\_config

Configures the undo stack.

```
status undo_config
{-max_depth int | -max_memory int
 -depth int
  -memory int
 -enable
| -disable}
-enabled sbool
```

#### undo mark

Marks a position in the undo stack to undo back

```
status undo_mark
mark
```

#### ungroup

Removes a level of hierarchy.

```
status ungroup
cell_list | -all
[-prefix prefix_name]
[-flatten]
[-simple_names]
[-soft]
[-small n]
[-force]
[-start_level n]
[-all instances]
```

### uniquify

Removes multiply-instantiated hierarchy in the current design by creating a unique design for each cell instance.

```
int uniquify
[-force]
[-base_name base_name]
[-cell cell_list]
[-reference design name]
[-new_name new_design_name]
[-dont skip empty designs]
```

### uniquify\_fp\_mw\_cel

Removes multiple-instantiated hierarchy lib cell in the current design or a specified design by creating a unique hierarchy lib cell for each hierarchy cell instance.

## Equivalent Scheme command: axgHierPlan

```
status uniquify_fp_mw_cel
[-verbose]
[-store_mim_property cell_instances]
[design_name]
```

## unset hierarchy color

Removes colors set on leaf cells.

```
status unset_hierarchy_color
[collection1]
```

## unset power guide

Unsets an existing power guide to be just like an exclusive movebound.

```
unset power quide
[power_guide_list]
```

# unsuppress message

Enables printing of one or more suppressed informational or suppressed warning messages.

```
string unsuppress_message
[messages]
```

### update bounds

Updates an existing bound by adding or removing objects. The bound should be of type move bound.

```
int update_bounds
[-name bound_name]
[-bound bound_object]
[-add]
[-remove]
cell list
```

### update clock latency

Updates the latencies of real and virtual clock objects after clock tree synthesis.

```
status update clock latency
```

### update\_flip\_chip\_pin\_locations

Updates the flip chip bump I/O pin locations for timing purposes.

### **Equivalent Scheme command:**

```
fcCreateBumpTimingInfo
```

```
status_value update_flip_chip_pin_locations
```

## update lib

Reads in a specified library file and uses it to update an existing technology, synthetic, or symbol library.

```
int update_lib
[-overwrite] [-permanent] library_name
file_name [-no_warnings]
```

### update physical bus

Updates an existing physical bus by adding or removing objects.

```
status update_physical_bus
physical_bus
-add net_list | -remove net_list
[-position position]
[-sort {ascending | descending | none}]
[-delimiter delimiter]
[-right_precedence]
[-quiet]
```

### update timing

Updates timing information on the current design.

```
int update timing
```

### update\_voltage\_area

Updates an existing voltage area by adding or removing logical hierarchies.

### **Equivalent Scheme command:**

dbCreateVoltageArea

```
int update_voltage_area
-voltage_area list
[-add]
[-remove]
[-guard_band_x int]
[-quard_band_y int]
[modules]
```

### verify drc

Detects DRC violations.

### Equivalent Scheme command: geAdvDRC

```
integer verify_drc
[-error_cell cell_name]
[-dir runset_directory]
[-ignore_width]
[-ignore_spacing]
[-ignore_area]
[-ignore_enclosed_area]
[-ignore_density]
[-ignore_min_edge_length]
[-check_via_size]
[-ignore_via_spacing]
[-ignore_adjacent_via]
[-ignore_min_via_number]
[-ignore_stack_level]
[-ignore_stackable]
[-check_enclosure]
[-check_end_of_line]
[-check via farm]
[-check_fat_poly_contact]
[-check_blockage]
[-ignore_child_cell]
[-read_cell_view]
[-check_cross_hier_short_only]
[-write_hercules_runset_only]
[-selected_area {{llx1 lly1} {urx1 ury1}}
...}]
[-excluded_area {{llx1 lly1} {urx1 ury1}
...}]
[-exclude_by_cell_name
{collection_of_master_cells}]
[-offset_distance value]
```

### verify lvs

Checks for inconsistencies between the schematic and physical layout of the current design. Violations discovered by the check are written to a design error view (error cell). You can browse the error view with the IC Compiler Error Browser.

### Equivalent Scheme command: geNewLVS

```
status verify_lvs
[-error_cell cell_name]
[-ignore_floating_port]
[-ignore_floating_net]
[-ignore_short]
[-ignore_open]
[-ignore_eeg_pin]
[-ignore_min_area]
[-use_notch_gap_fill_cell]
[-ignore_blockage_overlap]
[-check single pin net for floating port]
[-check_floating_port_on_null_net]
[-ignore_floating_metal_fill_net]
[-max_error]
[-check_single_pin_net_for_floating_net]
[-check_short_locator]
[-check_open_locator]
```

# verify pg nets

Checks whether or not all power and ground pins of standard cells, macro cells and pad cells are connected to the corresponding power and ground nets.

# Equivalent Scheme command: axgVeriPGConn

```
integer verify_pg_nets
[-error_cell cell_name]
[-std_cell_pin_connection ( check | ignore)]
[-macro_pin_connection ( at_least_one | all
 ignore) 1
[-pad_pin_connection ( at_least_one | all |
ignore)]
```

### verify route

Verifies and reports DRC violations and opens

# **Equivalent Scheme command:**

```
axgRouterVerify
```

```
status verify route
[-nets {collection_of_nets}]
[-no_drc]
[-no_opens]
[-antenna]
[-top_layer_probe_constraints]
[-num_cpu int]
[-bounding_box {{llx lly} {urx ury}}]
[-output file_name]
```

### verify\_zrt\_route

Verifies and reports design rule constraint (DRC) violations, net opens, antenna rule violations, and voltage area rule violations.

```
status verify_zrt_route
[-nets {collection_of_nets}]
[-open_net true | false]
[-report_all_open_nets true | false]
[-drc true | false]
[-antenna true | false]
[-voltage_area true | false]
[-check_from_user_shapes true | false]
```

#### which

Locates a file and displays its pathname.

```
string which
filename list
```

#### while

Loop execution control structure.

#### widen zrt wires

Performs wire widening.

```
status widen_zrt_wires
[-timing_preserve_nets {collection_of_nets}]
[-timing_preserve_setup_slack_threshold
slack value
[-timing preserve hold slack threshold
slack_value
```

### win select objects

Creates a collection of objects equivalent to a graphical selection operation.

### Equivalent Scheme commands: geLineSelect, geWindowSelect

```
string win_select_objects
[-slct_targets slct_bus]
[-slct_targets_operation operation]
[-create_slct_buses]
[-root instance]
[ -within rectangle | -line line | -at point
 -radius r | -again_at ]
[-intersect]
[-index i]
```

#### win set filter

Sets a filter to apply to objects selected by the win select objects command.

```
int win_set_filter
-class class name
[ -level level ]
[ -filter expression ]
[ -layer list ]
[-highlighted_only true|false]
```

### win set select class

Sets the design objects to be collected by the win select objects command.

```
string win_set_select_class
{-all | class_names}
```

## window stretch

Stretches one or more objects by moving the objects points or edges that are containing within a bounding box

```
status window stretch
-delta vector
-rectangle rect
[-keep_placement]
[-keep_pad_to_core_distance]
[-ignore_fixed]
objects
```

#### write

Writes a design netlist or schematic from memory to a file.

```
status write
[-format output_format]
[-hierarchy]
[-no_implicit]
[-modified]
[-output output_file_name]
[-names_file name_mapping_files]
[-donot_expand_dw]
[-scenarios scenario_list]
[design_list]
[-library library_name]
```

# write\_app\_var

Writes a script to set the current variable values.

```
string write_app_var
-output file
[-all | -only_changed_vars]
[pattern]
```

#### write def

Writes the design data of the specified design to a file in DEF format, including the physical layout, netlist, and design constraints.

## Equivalent Scheme command: write\_def

```
status write_def
-output output_file_name
[-version 5.3 | 5.4 | 5.5 | 5.6 | 5.7]
[-unit conversion_factor]
[-compressed]
[-rows_tracks_gcells]
[-vias]
[-all_vias]
[-nondefault_rule]
[-lef lef_file_name]
[-regions_groups]
[-components]
[-macro]
[-fixed]
[-placed]
[-pins]
[-blockages]
[-specialnets]
[-notch_gap]
[-pg_metal_fill]
[-nets]
[-routed_nets]
[-diode pins]
[-floating_metal_fill]
[-scanchain]
[-no_legalize]
[-verbose]
```

## write\_design\_lib\_paths

Writes into a file the paths to which design libraries are mapped.

```
status write_design_lib_paths
[-filename file_name]
[-dc_setup]
```

#### write environment

Writes the variable settings and constraints for the specified cells or designs.

```
return_val write_environment
[-cells cell_list | -designs design_list]
[-format dcsh | dctcl]
[-output file_name]
[-suffix suffix]
[-environment only]
[-constraints_only]
[-no_lib_info]
[-consistency]
```

### write flip chip bumps

Write bump locations and connected nets to a specified AIF format file.

```
status write flip chip bumps
file name
```

### write flip chip nets

Writes the flip-chip nets into a text file.

```
status write_flip_chip_nets
-file_name nets_file
```

### write floorplan

Writes a Tcl script that can be used to recreate elements of the floorplan of the specified design.

### **Equivalent Scheme command:**

```
axgDumpFloorPlan
status write floorplan
[-placement {io std_cell hard_macro
soft_macro}
[-create_terminal]]
[-row]
[-track]
[-no_bound]
[-create_bound]
[-no_placement_blockage]
[-no_route_guide]
[-preroute]
[-no_plan_group]
[-no_voltage_area]
[-no_create_boundary]
[-pin_guide]
[-objects heterogeneous_collection]
[-all]
[-cell design_name]
[-sm_placement {io std_cell hard_macro
soft_macro}]
[-sm_placement_blockage]
[-sm_route_guide]
[-sm_plan_group]
[-sm_voltage_area]
[-sm_bound]
[-sm_cell_row]
[-sm_track]
[-sm_preroute]
[-sm_all]
```

## write interface timing

file name

Generates an interface timing ASCII report for a gate-level netlist or an interface logic model (ILM).

```
int write interface timing
file name
[-ignore_ports port_list]
[-significant_digit digits]
[-nosplit]
```

### write io constraints

Writes an I/O constraints file.

### **Equivalent Scheme command:**

ioDumpIOLocation

```
status write_io_constraints
[-library lib_name]
[-cell cell_name]
[-constraint_type side_only | side_order |
side_location]
[-pin_only | -pad_only]
file_name
```

### write lib

Writes a compiled library to disk in Synopsys database, EDIF, or VHDL format.

```
int write lib
library_name
[-format db | edif | vhdl]
[-compress compression_format]
[-output file_name]
[-names file file list]
[-macro_only]
```

## write\_link\_library

Writes shell commands to save the current link library settings for design instances.

```
int write link library
[-full_path_lib_names] [-nosplit]
[-full_path_lib_names] [-nosplit]
[-output file_name]
[-target target]
```

# write\_mw\_lib\_files

Writes the technology, or plib, or reference control file of the Milkyway library.

## Equivalent Scheme command: cmDumpTech

```
status_value write_mw_lib_files
[-technology]
[-plib]
[-reference_control_file]
-output file_name
libName
```

### write parasitics

Writes parasitics to a disk file for delay calculation tools.

```
status write_parasitics
[-output file_name]
[-format SPEF | SBPF]
[-compress]
[-routed_nets_only]
[-no name mapping]
```

### write physical constraints

Writes floorplan information in Tcl format for use in Design Compiler topographical mode.

```
status write physical constraints
-output tcl_file
[-port_side]
```

### write\_physical\_script

Writes a Tcl script to save the current physical settings.

```
status write_physical_script
-mpc
-nosplit
-output file_name
```

# write plib

Writes the library data of the specified library to a file in Synopsys physical library (.plib) format.

```
int write plib
[-lib_name lib_name]
[-cell_name cell_name]
[-ignore_tech_info]
[-signal_em_only]
[-antenna_rule_only]
[-cell_info]
[-ignore_cell_geom]
[-antenna_prop_only]
[-metal_density_only]
[-basic_cell_pin_info_only]
plib_file_name
```

### write qtm model

Writes the Quick Timing Model (QTM) file.

```
string write_qtm_model
-out_dir output_qtm_directory
[-text]
```

#### write route

Writes the routing information to the specified file.

**Equivalent Scheme command:** axgDumpRouting

```
status write_route
-output file_name
[-nets collection_of_nets]
[-skip_route_quide]
[-output_metal_fill]
[-objects collection_of_objects]
```

### write\_rp\_groups

Writes out the relative placement constraints for the specified relative placement groups.

```
collection write_rp_groups
rp_groups | -all
[-hierarchy]
[-quiet]
[-nosplit]
[-output filename]
[-create]
[-leaf]
[-keepout]
[-instance]
[-include]
```

# write\_script

Writes shell commands to save the current settings.

```
int write script
[-no_annotated_check] [-no_annotated_delay]
[-no_cq]
[-full_path_lib_names] [-nosplit]
[-format dctcl | dcsh]
[-include loop_breaking]
[-output file_name]
```

#### write sdc

Writes out a script in Synopsys Design Constraints (SDC) format.

# Equivalent Scheme commands: ataDumpSDC,

ataWriteTC

```
int write sdc
file_name
[-nosplit]
[-version sdc_version]
```

#### write sdf

Writes a Standard Delay Format (SDF) back-annotation file.

### Equivalent Scheme command: ataDumpSDF

```
string write_sdf
[-version sdf_version] [-significant_digits
digits
[-instance inst_name]
file name
```

#### write stream

Writes a design (library) into a GDSII or Oasis file.

```
status write_stream
[-lib_name lib_name]
[-format gds | oasis]
[-cells list_of_cells]
[-cell file cell name file]
stream file name
```

#### write verilog

astCTO

Outputs a hierarchical Verilog file for the current design.

### **Equivalent Scheme command:**

astDumpHierVerilog

```
status write_verilog
[pq-]
[-split_bus]
[-empty_module]
[-no_physical_only_cells]
[-no_pg_pin_only_cells]
[-no_corner_pad_cells]
[-no_pad_filler_cells]
[-no_core_filler_cells]
[-no_flip_chip_bump_cells]
[-no_cover_cells]
[-no_chip_cells]
[-no_io_pad_cells]
[-no_tap_cells]
[-no_unconnected_cells]
[-unconnected_ports]
[-keep_backslash_before_hiersep]
[-diode_ports]
[-wire declaration]
[-output_net_name_for_tie]
[-macro_definition]
[-force_output_references reference_names]
[-force_no_output_references
reference_names]
verilog_file_name
```

# Scheme to IC Compiler Command Mapping

| Scheme Command       | ic compiler command                                  |
|----------------------|------------------------------------------------------|
| aprCmdEnlargeFC      | expand_flip_chip_cell_locations                      |
| aprCreateVoltageArea | create_voltage_area                                  |
| aprCrossVANet        | check_mv_design -level_shifters                      |
| aprPGConnect         | derive_pg_connection                                 |
| aprReplaceChildCell  | change_macro_view                                    |
| astAreaRecovery      | psynopt -only_area_recovery route_opt -area_recovery |
| astAutoPlace         | place_opt<br>psynopt                                 |

optimize\_clock\_tree

astCTOInterClocksBalance

balance\_inter\_clock\_delay

astCTS compile\_clock\_tree astCTSBasic compile\_clock\_tree

-config\_file\_read

astCheckDesignForCTS report\_clock\_tree

astClockOptions set\_clock\_tree\_options
astClockTiming report\_clock\_timing
astDeleteClockTree remove\_clock\_tree

astDumpHierVerilog write\_verilog

write -format verilog

astFanoutSetup create\_buffer\_tree astHFCTS create\_buffer\_tree

astHoldFix set\_fix\_hold

astInsertLevelShifter insert\_level\_shifters
astLenBI set\_max\_net\_length
astMagnetPlace magnet\_placement
astMarkClockTree mark\_clock\_tree
astPlaceDesign create\_placement
astPlaceFcOptions set\_flip\_chip\_options
astPostGR route\_opt -stage global

astPostPS place\_opt

psynopt

astPostRT psynopt route\_opt astPostRouteOpt route\_opt

astPowerRecovery place\_opt -power\_mode

route\_opt -power\_mode

astPrePS place\_opt

astReportClockTreePower

report\_clock\_tree\_power

astReportTiming report\_timing

astSetClockCell set\_clock\_tree\_references

astSetDontUse set\_attribute

remove\_attribute set dont use

astSkewAnalysis report\_clock\_tree astSplitClockNet split\_clock\_net

astTimingDataCheck check\_timing

astTopoHold set\_fix\_hold

ataDefineIgnorePin set\_clock\_tree\_exceptions

-exclude\_pins

ataDefineSyncPins set\_clock\_tree\_exceptions

-float\_pins

ataDisableGatingClock set\_disable\_clock\_gating\_check

ataDumpIgnorePin report\_clock\_tree -exceptions

ataDumpPropagatedMaxCap

report\_constraint

-max\_capacitance -verbose

ataDumpPropagatedMaxTrans

report\_constraint -max\_transition

-verbose

ataDumpSDC write\_sdc ataDumpSDF write\_sdf

ataDumpSyncPin report\_clock\_tree -exceptions

ataEnableGatingClock set\_clock\_gating\_check

ataEnablePresetClearArcs

report\_timing

-enable\_preset\_clear\_arcs

atalgnoreInterconnect set\_zero\_interconnect\_delay\_

mode

atalgnoreWireDelay set\_zero\_interconnect\_delay\_

mode

atalgnoreXtalk set\_si\_options atalncludeXtalk set\_si\_options ataLoadSDC read sdc

ataPurgeIgnorePin remove clock tree exceptions

-exclude\_pins

ataPurgeSyncPin remove\_clock\_tree\_exceptions

-float\_pins

ataRemoveMaxCapBoundPort

remove\_attribute

ataRemoveMaxCapClock remove\_attribute

ataRemoveMaxCapClockData

remove\_attribute

ataRemoveMaxTransBoundPort

remove attribute

ataRemoveMaxTransClock

remove attribute

ataRemoveMaxTransClockData

remove\_attribute

ataRemoveTC remove\_sdc

ataSetAndPropagateMaxCapBoundPort

set\_max\_capacitance

ataSetAndPropagateMaxCapClock

set\_max\_capacitance

ataSetAndPropagateMaxCapClockData

set\_max\_capacitance

ataSetAndPropagateMaxTransBoundPort

set max transition

ataSetAndPropagateMaxTransClock

set max transition

ataSetAndPropagateMaxTransClockData

set max transition

set delay calculation ataSetWireDelayModel

ataWriteTC write sdc auCreateWireTracks create\_track

auExtractBlockagePinVia

extract\_blockage\_pin\_via

auHierECOByChangeFile read\_mw\_eco\_list auVerilogToCell import\_designs

axAddEndCap add\_end\_cap axAddWireTracks create\_track

axAdjustFloorPlan adjust\_fp\_floorplan axClearWireTracks remove track

axComputeHierAntennaProp

extract\_hier\_antenna\_property

axCreateBaseArrayRecord

create base array

axCreateRouteGuide create route guide

axCreateTrackRecord create track

axDeleteAllRouteGuide remove\_route\_guide

axDeleteFillerWithViolation

remove\_filler\_with\_violation

axDrouteOptimizeContact

insert\_redundant\_vias

axPrintParams report\_parameter -module axPurgePlaceBlockage remove\_placement\_blockage

axPurgeSingleRecordType

remove track

remove\_base\_arrays

axPurgeSoftPlaceBlockage

remove\_placement\_blockage

axRemoveIOPinOverlap remove\_io\_pin\_overlap
axReportAntennaRatio report\_antenna\_ratio
axSearchParams report\_parameter -name

axSetIntParam set\_parameter axSetRealParam set\_parameter

axShowParams report\_parameter -module axgAddBlockage create\_placement\_blockage

axgAddFillerCell insert\_stdcell\_filler

axgAddFillerCellByArea

insert\_stdcell\_filler -bounding\_box

axgAddPadFiller insert\_pad\_filler axgAddPadFillerByArea insert\_pad\_filler axgAddRouteGuide create\_route\_guide

axgAddRow add\_row

axgAddSoftBlockage create\_placement\_blockage axgAddWellFillRowGap insert\_well\_filler -gap\_type

axgAddWellFiller insert\_well\_filler

axgAdvRouteOpt route\_opt

route\_rc\_reduction

axgAreaRoute route\_area

axgArrayTapCell add\_tap\_cell\_array

axgAssignToTracks route\_track axgAutoRoute route\_auto

axgAutoShieldRoute create\_auto\_shield

axgCheckDesignForRoute

check\_routeability

axgCheckWireTrack check\_routeability axgCreatePadRings create\_pad\_rings

axgCreatePrerouteContacts

create\_preroute\_vias

axgCreateRectangularRings

create\_rectangular\_rings

axgCreateStraps create\_power\_straps

axgCutRowByArea cut\_row

axgDefineDifferential create\_differential\_group

axgDefineVarRule define\_routing\_rule

axgDefineWireTracks set\_preferred\_routing\_direction

axgDeleteDiode remove\_diode axgDetailRoute route\_detail

axgDumpFloorPlan report\_voltage\_area

write\_floorplan

axgDumpRouting write\_route

axgECOAutoPlaceFS place\_freeze\_silicon

axgECORoute route\_eco
axgECORouteDesign route\_eco
axgECOTrimFill trim\_fill\_eco
axgFillWireTrack insert\_metal\_filler

axgGlobalRoute route\_global

axgHierPlan create\_plan\_groups axgHierPlan uniquify\_fp\_mw\_cel flatten\_fp\_hierarchy

merge\_fp\_hierarchy

axgInsertDiode insert\_diode

axgListPRSummary report\_design -physical

report\_cell report\_area

report\_fp\_placement read io constraints

axgLoadTDFforChildCell

axgLoadTDF

read\_io\_constraints

preroute instances

axgMarkRouteType set\_route\_type
axgPlaceCheck check\_legality
report\_voltage\_area
axgPlanner initialize\_floorplan

axgPreRouteInstances axgPrerouteStandardCells

preroute standard cells

axgProtoRoute route\_fp\_proto
axgPurgeFillerCell remove\_stdcell\_filler

axgPurgeFillerCellByArea

remove\_stdcell\_filler remove\_stdcell\_filler -boundingbox

axgPurgeWellFiller remove\_well\_filler

axgRectiPlanner initialize\_rectilinear\_block

axgRoutOpt route\_opt

optimize\_wire\_via

axgRouteDifferential route\_differential

axgRouteGroup route\_group axgRouterVerify verify\_route

axgScanChainOptim place\_opt -reorder\_scan

place\_opt -optimize\_dft

axgScanTrace trace\_scan\_chain
axgSearchRepair route\_search\_repair
axgSetCellInstVoltage create\_voltage\_area
axgSetMinMaxLayer set net routing layer

constraints

set\_ignored\_layers

axgSetNetConstraint set\_net\_routing\_rule axgSetRouteOptions report\_route\_options set\_route\_options

001\_1041

axgSetVoltageOperatingCond

create\_voltage\_area

axgSlotWire slot\_wire

axgSpreadGroupCells spread\_spare\_cells

axgVAConsistencyCheck check\_mv\_design -verbose

check\_mv\_design -level\_shifters

check\_legality

axgVeriPGConn verify\_pg\_nets
axgVerifyNetGroup verify\_route -nets
cmCopyLib copy\_mw\_lib
cmCreateLib create\_mw\_lib

cmDumpTLUPlus report\_tlu\_plus\_files
cmDumpTech write\_mw\_lib\_files

cmMarkCellType set\_attribute

cmRefLib set\_mw\_lib\_reference
cmRenameCel rename\_mw\_cel
cmRenameLib rename\_mw\_lib

cmReplaceRefLib set\_mw\_lib\_reference cmReplaceTech set\_mw\_technology\_file

create\_boundary create\_boundary

dbAddAntennaLayerRule define\_antenna\_layer\_rule

dbAssignVarRouteRule set\_net\_routing\_rule

dbClearAllNetXtalkProp

remove\_xtalk\_prop

dbClearLibAntennaRules

remove antenna rules

dbConnect connect\_net

dbCreateBaseArrayRow create\_base\_array
dbCreateCellBoundary create\_boundary
dbCreateCellRow create\_site\_row

dbCreateNet create\_net dbCreatePort create\_port dbCreateText create\_text

dbCreateVoltageArea update\_voltage\_area

dbDefineAntennaAccumMode

define\_antenna\_accumulation\_

mode

dbDefineAntennaLayerRatioScale

define\_antenna\_layer\_ratio\_

scale

dbDefineAntennaRule define\_antenna\_rule dbDefineVarRouteRule define\_routing\_rule

dbDeleteAllVarRouteRules

remove\_routing\_rules -all

dbDeleteObject remove\_base\_arrays

remove\_net

remove\_net\_shape

remove\_placement\_blockage

remove\_port

remove\_route\_guide

remove\_text

remove\_user\_shape

remove\_via

remove\_voltage\_area

dbDeletePin remove\_terminal dbDisconnect disconnect\_net

dbDumpAllVarRouteRules

report\_routing\_rules

dbDumpLibAntennaRules report\_antenna\_rules

dbDumpScanChain get\_scan\_chains

dbFetchContactNames get\_vias dbFetchLayerIdList get\_layers

dbFetchLayerInfo get\_layer\_attribute dbFetchObject report\_attribute

list\_attributes get\_via\_masters

get\_text

dbFetchObjectField get\_attribute dbGetCellInstByName get\_cells

dbGetConnectedObject all\_connected dbGetCurrentLibId current\_mw\_lib

dbGetNetByName get\_nets

dbGetPinByName get\_terminals dbGetPlanGroupByName get\_plan\_groups dbGetPlangroupByName get\_plan\_groups

dbGetPortByName get\_ports
dbHierSplit split\_mw\_lib

dbPurgeAllPlanGroup remove\_plan\_groups
dbPurgeAllPlangroup remove\_plan\_groups

dbPurgeCellInstMaster,remove\_cell

dbPurgeRefLib set\_mw\_lib\_reference

dbRebuildLib rebuild\_mw\_lib

dbReplaceTechFile set\_mw\_technology\_file

dbResetAllNetTimingSpacing

remove\_net\_timing\_spacing

dbSaveCell,save\_mw\_cel

dbSetCellPortTypes set\_attribute dbSetNetType set\_route\_type

dbSetNetXtalkAggressorList

set\_net\_aggressors

dbSetRefLibControl set\_mw\_lib\_reference

db\_foreach foreach\_in\_collection

get\_lib\_cells get\_lib\_pins get\_libs get\_pins

get\_user\_shapes

fcArrayLegalDriverLoc set\_flip\_chip\_driver\_array

fcArrayPlace place\_flip\_chip\_array

fcCreateBumpTimingInfo

update\_flip\_chip\_pin\_locations

fcCreateUniformGrid set\_flip\_chip\_grid fcDriverBumpMatch assign\_flip\_chip\_nets

fcDumpDriverBumpMatch report\_flip\_chip\_driver\_bump

report\_flip\_chip\_type set\_flip\_chip\_cell\_site

fcFcType set\_flip\_chip\_type

fcIslandLegalDriverLoc

set\_flip\_chip\_driver\_island

fcRingLegalDriverLoc set\_flip\_chip\_driver\_ring

fcRingPlace place\_flip\_chip\_ring

read\_flip\_chip\_bumps

fphAddAnchors & fphTcp

compile\_fp\_clock\_plan

fphAddSMBusPin create\_fp\_pins fphAddSMPin create\_fp\_pins

fphAddVirtualPad create\_fp\_virtual\_pad

remove\_fp\_virtual\_pad

fphAdjustIOPlacement adjust\_fp\_io\_placement

fphAdsSMPinBlockage create\_placement\_blockage -type

pın

fphAlignHMPin align\_fp\_pins
fphAlignSMPin align\_fp\_pins
fphAnalyzeRail analyze\_fp\_rail
fphAnalyzeRouting analyze\_fp\_routing
fphBlockPlacement shape\_fp\_blocks

fphCheckSMPin check\_fp\_pin\_assignment

fphCheckSMPinAlignment

check\_fp\_pin\_alignment

fphCheckTimingEnvironment

check\_fp\_timing\_environment

fphClockOptions set\_fp\_clock\_plan\_options fphCommitHierarchy commit\_fp\_plan\_groups

fphCommitRail commit\_fp\_rail

fphCopyCellRow2SM push\_down\_fp\_objects

-object\_type rows

fphCreateCustomSMPins create\_fp\_pins

fphCreateHierSignalShielding

create\_fp\_block\_shielding

fphCreateMovebounds create\_bounds

fphCreatePinGuide create\_pin\_guide

fphCutPreRoute push\_down\_fp\_objects

fphDeleteAllSMPins remove\_objects [get\_selection]

fphDeleteHierSignalShielding

remove\_fp\_block\_shielding

fphDeleteMacroPadding remove\_keepout\_margin

fphDeletePlangroupPadding

remove\_fp\_plan\_group\_padding

fphDeleteSMPin, fphDeleteAllSMPins,

fphDeleteAllMovableSMPins
remove\_objects [get\_selection]

fphDeleteSMPinBlockage

remove\_objects [get\_selection]

fphDisplayVoltageDropMap

load\_fp\_rail\_map

fphDumpHierFP get\_placement\_blockages fphDumpMacroPadding report\_keepout\_margin

fphEditToolbar align\_objects

distribute\_objects flip\_objects move\_objects rotate\_objects set\_object\_fixed\_edit

antimate for black beau

fphEstBlackBox estimate\_fp\_black\_boxes

fphFlattenBlackBoxes flatten\_fp\_black\_boxes fphImportBlackBoxes import\_fp\_black\_boxes fphLegalizePlacement fphOptimize fp\_timing

fphPackMacroInArea pack\_fp\_macro\_in\_area fphPadMacros set\_keepout\_margin

fphPadPlangroups create\_fp\_plan\_group\_padding fphPinDetourReport check\_fp\_pin\_alignment -detour

fphPlaceDesign create\_fp\_placement fphPlacementReport report\_fp\_placement

fphPrintParams report\_fp\_placement\_strategy

set\_fp\_placement\_strategy

fphRemoveFeedthroughs remove\_fp\_feedthroughs fphRemoveSMPinOverlap remove\_fp\_pin\_overlaps

fphSetBlackBoxesEstimated

set\_fp\_black\_boxes\_estimated

fphSetBlackBoxesUnestimated

set\_fp\_black\_boxes\_unestimated

fphSetGateEquivalence set\_fp\_base\_gate

fphSetPAConstraints set\_fp\_pin\_constraints

fphSetPNSBlockRings set\_fp\_block\_ring\_constraints

fphSetPNSConstraints set\_fp\_rail\_constraints

report\_fp\_rail\_constraints

fphSetPPSConstraints

set\_fp\_power\_pad\_constraints

fphSetPlaceConstraints

set\_fp\_macro\_options

fphSetSynthesizeRailRegion

set\_fp\_rail\_region\_constraints

fphShapeDesign shape\_fp\_blocks

fphSnapSMPin move\_pins\_on\_edge fphSnapSMPinToSMEdge move\_pins\_on\_edge

fphSoftMacroToBlackBox

change\_fp\_soft\_macro\_to\_black\_

box

fphSoftMacroToPlanGroup

uncommit\_fp\_soft\_macros

fphSynthesizeail synthesize\_fp\_rail fphTimingBudgeting allocate\_fp\_budgets

geAddCell create\_cell geAddContact create\_via geAddContactArray create\_via

geAddPath create\_net\_shape
geAddRectPin create\_terminal
geAddRectangle create\_user\_shape
geAddWire create\_net\_shape

geAdvDRC verify\_drc
geCloseCell close\_mw\_cel
geCloseLib close\_mw\_lib
geCopy copy\_objects

geCopyCell,copy\_mw\_cel

geCreateCell create\_mw\_cel
geDelete remove\_objects
remove\_text

geDeleteCell,remove\_mw\_cel

geGetEditCell current\_mw\_cel
geLineSelect win\_select\_objects

geModify set\_attribute
geMove move\_objects
geMove, geMoveCell move\_objects
geNewFillNG insert\_ng\_filler

geNewLVS verify\_lvs

geNewMakeMacro create\_macro\_fram

geOpenCell open\_mw\_cel
geOpenLib open\_mw\_lib
geQueryObject query\_objects

geShowCellList list\_mw\_cels get\_mw\_cels

geSplit split\_objects
geStretch resize\_objects
geTransform rotate\_objects

flip\_objects

geWindowSelect change\_selection get\_net\_shapes

get\_net\_snapes get\_placement\_blockage

get\_placement\_blockages
get\_route\_guides

get\_voltage\_areas win\_select\_objects get\_selection

hdpCreateModels create\_ilm

ioDumplOLocation write\_io\_constraints

ioLoadTdf read\_tdf\_ports ioReplacePads place\_io\_pads

 jpCheckJobStatus
 report\_distributed\_route

 jpClose
 close\_distributed\_route

 jpKillJob
 remove\_distributed\_route

 jpParallelJob
 set\_distributed\_route

 ipQueryAvailableCPUs
 report\_distributed\_route

load read\_floorplan
pdsHFNCollapse remove\_buffer\_tree
pdsHFNCollapseNet remove\_buffer\_tree
pdsHFNOptimization create buffer tree

read def read def

trCreateStackViaOnPadPin

create\_stack\_via\_on\_pad\_pin

write\_def write\_def fphAssignPins place\_fp\_pins

fphCreateBlkgFromSMHardmacro

create\_fp\_blockages\_for\_child\_

hardmacro

fphCreateSMPins create fp pins

fphGetSMPinAssignOptions report\_fp\_pin\_constraints fphRecoverPreroute, fphPushUp, fphDeleteSMCellRow push\_up\_fp\_objects

sort\_fp\_pins

fphSortSMPins

# **IC Compiler Variables**

IC Compiler defines a set of variables that are used to control its behavior.

For a list of all variables and their current values, enter the following command from within icc\_shell:

```
icc_shell> printvar
```

The syntax for setting a variable is

icc\_shell> set variable\_name value

#### access\_internal\_pins

Controls the creation, deletion, and user access of internal pins.

Default value for this variable is true.

# alib\_library\_analysis\_path

Specifies a single path, similar to a search path, for reading and writing the alib files that correspond to the target libraries.

Default value for this variable is "./".

#### auto\_insert\_level\_shifters

Setting this variable to false would prevent automatic level shifter insertion in commands like compile, insert\_dft etc

Default value for this variable is true.

# auto\_insert\_level\_shifters\_on\_clocks

This variable is used to direct automatic level shifter insertion to insert level shifter on specified clocks

Default value for this variable is "".

#### auto link disable

Specifies whether the code to perform an auto link during any Design Compiler command should be disabled

Default value for this variable is false.

## auto link options

Specifies the link command options to be used when link is invoked automatically by various Design Compiler and DFT Compiler commands (for example, create schematic and compile).

Default value for this variable is -all.

#### auto ungroup preserve constraints

Preserves (when *true*) the timing constraints on the hierarchy when the hierarchy is ungrouped during the process of optimization.

Default value for this variable is true.

#### auto wire load selection

Controls automatic selection of wire load model.

Default value for this variable is area locked.

# bind unused hierarchical pins

Specifies if unused input and output hierarchical pins should be connected to constant tie-off cells during compile.

Default value for this variable is true.

# blockPlace\_addChannelBlockages

Enables adding placement blockages in congested channels during shape fp blocks -incremental congestion\_driven .

Default value for this variable is 2.

### blockPlace adjustMacroLocations

Adjusts macro locations during shape\_fp\_blocks -incremental congestion driven.

Default value for this variable is 0.

#### blockPlace avoidPowerGrid

Controls whether the power grid is on during channel resizing.

Default value for this variable is 0.

### blockPlace distanceToPowerGrid

Specifies the minimum allowed distance between a plan group boundary and the power grid.

Default value for this variable is -1.

#### blockPlace\_keepTopLevelTogether

Controls whether the top level is kept together (contiguous) during shaping.

Default value for this variable is 0.

#### blockPlace minChannelSize

Specifies the minimum channel size between two plan groups.

Default value for this variable is 0.

# blockPlace preserveAbutment

Enables preserving abutment during shape fp blocks -incremental target\_utilization\_driven .

Default value for this variable is 0.

# blockPlace utilSlack

Controls how much channel resizing can exceed the target utilization.

Default value for this variable is 0.1.

# budget generate critical range

Enables automatic generation of set critical range commands by dc\_allocate\_budgets for multiply-instantiated subdesigns.

Default value for this variable is false.

### budget map clock gating cells

Maps integrated clock gating cells into target library during RTL budgeting.

Default value for this variable is false.

### bus inference descending sort

Specifies that the members of that port bus are to be sorted in descending order rather than in ascending order.

Default value for this variable is true.

### bus inference style

Specifies the pattern used to infer individual bits into a port bus.

Default value for this variable is "".

# bus minus style

Controls the naming of individual members of bit-blasted port, instance, or net buses with negative indices.

Default value for this variable is -%d.

# bus\_multiple\_separator\_style

Determines the name of a multibit cell that implements bits that do not form a range.

Default value for this variable is,.

### bus naming style

Specifies the style to use in naming an individual port member, net member, or cell instance member of an EDIF array or of a Verilog or VHDL vector

Default value for this variable is %s[%d].

### bus range separator style

Specifies the style to use in naming a net connected to the "wire" end of a ripper in the EDIF file.

Default value for this variable is :

#### cache dir chmod octal

Specifies the value of the mode bits for created cache directories.

Default value for this variable is 777.

#### cache file chmod octal

Specifies the value of the mode bits for created cache files.

Default value for this variable is 666.

# case\_analysis\_log\_file

Specifies the name of a log file generated during propagation of constant values, from case analysis or from nets tied to logic zero or logic one. Each scenario has its proprietary log file if multiple scenarios exist.

Default value for this variable is "".

# case analysis propagate through icg

Determines whether case analysis is propagated through integrated clock gating cells.

Default value for this variable is false.

### case analysis with logic constants

When true, enables constant propagation, even if a design contains only logic constants.

Default value for this variable is false.

# change names bit blast negative index

Bit blast the bus if any bit of it is negative.

Default value for this variable is false.

# change names dont change bus members

Controls how the change names command modifies the names of bus members.

Default value for this variable is false.

### check design allow non tri drivers on tri bus

Specifies the severity level to be applied during compile or check\_design command execution, when three-state buses with non three-state driver(s) are found in the design.

Default value for this variable is true.

# check\_design\_allow\_unknown\_wired\_logic type

Specifies the severity level to be applied during compile or check design command execution, when nets with multiple drivers(unknown wired-logic type) are found in the design.

Default value for this variable is true.

#### check\_error\_list

Specifies the error codes that the check\_error command checks for.

Default value for this variable is CMD-004 CMD-006 CMD-007 CMD-008 CMD-009 CMD-010 CMD-011 CMD-012 CMD-014 CMD-015 CMD-016 CMD-019 CMD-026 CMD-031 CMD-037 DB-1 DCSH-11 DES-001 ACS-193 FILE-1 FILE-2 FILE-3 FILE-4 LINK-7 LINT-7 LINT-20 LNK-023 OPT-100 OPT-101 OPT-102 OPT-114 OPT-124 OPT-127 OPT-128 OPT-155 OPT-157 OPT-181 OPT-462 UI-11 UI-14 UI-15 UI-16 UI-17 UI-19 UI-20 UI-21 UI-22 UI-23 UI-40 UI-41 UID-4 UID-6 UID-7 UID-8 UID-9 UID-13 UID-14 UID-15 UID-19 UID-20 UID-25 UID-27 UID-28 UID-29 UID-30 UID-32 UID-58 UID-87 UID-103 UID-109 UID-270 UID-272 UID-403 UID-440 UID-444 UIO-2 UIO-3 UIO-4 UIO-25 UIO-65 UIO-66 UIO-75 UIO-94 UIO-95 EQN-6 EQN-11 EQN-15 EQN-16 EQN-18 EQN-20.

# collection\_result\_display\_limit

Sets the maximum number of objects that can be displayed by any command that displays a collection.

Default value for this variable is 100.

# command\_log\_file

Specifies the name of the file to which a log of the initial values of variables and commands executed is written. If the value is an empty string, a command log file is not created.

Default value for this variable is "./command.log".

#### company

Specifies the name of the company where Synopsys software is installed. The company name is displayed on the schematics.

Default value for this variable is "".

## compatibility\_version

Sets the default behavior of the system to be the same as the Synopsys software version specified in the variable.

Default value for this variable is C-2009.06-ICC.

# compile clock gating through hierarchy

Controls whether the compile or compile ultra command with the -gate clock option will perform clock gating through hierarchy boundaries.

Default value for this variable is false.

### compile\_dont\_use\_dedicated\_scanout

Controls whether optimizations use a scan cell's dedicated scan-out pin for functional connections.

Default value for this variable is 1.

# compile instance name prefix

Specifies the prefix used in generating cell instance names when compile is executed.

Default value for this variable is U.

# compile instance name suffix

Specifies the suffix used for generating cell instance names when compile is executed.

Default value for this variable is "".

### compile keep original for external references

Controls compile command to keep the original design when there is an external reference to the design.

Default value for this variable is false.

# compile\_log\_format

Controls the format of the columns to be displayed during the mapping phases of compile and reoptimize\_design.

Default value for this variable is %elap time %area %wns %tns %drc %endpoint.

# compile power domain boundary optimization

Sets the variable to false to disable boundary optimization across power domain boundaries.

Default value for this variable is true.

# compile retime exception registers

Controls whether registers with common path exceptions, including max path, min path, multicycle path, false path, and group path. can be moved by adaptive retiming.

Default value for this variable is false.

# compile segmap identify shift registers

Controls the identification of shift registers in compile -scan. This feature is only supported in test-ready compile with Design Compiler Ultra with a multiplexed scan-style.

Default value for this variable is true.

# compile\_ultra\_ungroup\_small\_hierarchies

Determines whether to automatically ungroup small hierarchies in the compile ultra flow.

Default value for this variable is true.

# compile use fast delay mode

Selects the algorithm used for delay calculations when using the CMOS2 or nonlinear delay models

Default value for this variable is true.

#### complete mixed mode extraction

Enables extraction of both routed and unrouted nets with a single command. This is known as mixed-mode extraction.

Default value for this variable is true.

#### context check status

Reports whether the context check mode is enabled (read-only).

Default value for this variable is false.

### cp full abut cts region aware

Set clock planning and clock tree synthesis to be region (plan group) aware. It is necessary to be true to handle design with full-abut floorplan.

Default value for this variable is false.

# cp in full abut mode

Set clock planning to handle design with full-abut floorplan

Default value for this variable is false.

# create\_clock\_no\_input\_delay

Affects delay propagation characteristics of clock sources created by using the create clock command.

Note: This variable will become obsolete. Please adjust your scripts accordingly.

Default value for this variable is false.

### cts blockage aware

Setting this variable to false will turn off the blockage aware clock tree synthesis algorithm in compile clock tree.

Default value for this variable is true.

#### cts clock opt batch mode

Runs the compile clock tree, optimize clock tree, and balance inter clock delay commands in clock tree synthesis (CTS) batch mode when this variable is set to true.

Default value for this variable is false.

# cts\_clock\_source\_is\_exclude\_pin

This variable controls the cascaded create-clock behavior. If this variable is set to true, clock tree synthesis (CTS) marks the clock source of a downstream create clock command as an implicit exclude pin.

Default value for this variable is true.

# cts\_do\_characterization

Specifies for clock tree synthesis to print additional information to the log file when both the cts do characterization and cts use debug mode variable are set to true. It prints detailed characterization data for the buffers and inverters that clock tree synthesis uses.

Default value for this variable is false.

# cts enable clock at hierarchical pin

Specifies that clock tree construction be performed bottom-up for clocks at hierarchical pins. It is for designs with clock sources or clock exceptions defined at hierarchical pins.

Default value for this variable is true.

#### cts enable rc constraints

When this variable is set to true, CTS will apply internally derived RC constraints during clustering to reduce skew caused by wire delay. This feature is to be used with config file only.

Default value for this variable is false.

#### cts fix clock tree sinks

Specifies for clock tree synthesis (CTS) to put the cts fixed attribute on all sinks for optimization and legalization to honor, when set to true.

Default value for this variable is false.

# cts fix drc beyond exceptions

Specifies for clock tree synthesis (CTS) to fix all design rule checking (DRC) violations before skew minimization, when set to true. From the A2007.12 release forward, this tool fixes all DRC violations, including those beyond clock exceptions by default. This variable provides you with a switch to prevent DRC fixing beyond clock exceptions.

Default value for this variable is true.

#### cts force user constraints

Specifies for clock tree synthesis (CTS) to ignore library constraints for capacitance and transition, when set to true. This variable is useful for comparing CTS results between IC Compiler and other tools.

Default value for this variable is false.

#### cts instance name prefix

Specifies string to prepend to names of cells created during compile clock tree and optimize clock tree.

Default value for this variable is "".

#### cts\_move\_clock\_gate

This variable controls the initial relocation of existent clock gates in compile clock tree.

Default value for this variable is true.

### cts net name prefix

Specifies string to prepend to names of nets created during compile clock tree and optimize\_clock\_tree.

Default value for this variable is "".

# cts prects upsize gates

Specifies for the compile clock tree command to up-size the original clock gates to the LEQ cell with the highest driving strength, when set to true.

Default value for this variable is true.

### cts push down buffer

Enables the split clock net command to push down clock sinks by creating new cell instances to drive them, when set to true.

Default value for this variable is false.

#### cts rc relax factor

This variable controls the internally derived RC constraints for clustering.

Default value for this variable is 1.

# cts\_region\_aware

Setting this variable to true will turn on the region aware clock tree synthesis algorithm in compile clock tree.

Default value for this variable is false.

#### cts target cap

Sets target capacitance value for clock tree synthesis (CTS) clustering instead of using the tool-calculated target based on maximum capacitance.

Default value for this variable is 0.

# cts target transition

Sets target transition value for clock tree synthesis (CTS) clustering instead of using the tool-calculated target based on maximum transition.

Default value for this variable is 0.

#### cts traverse dont touch subtrees

Specifies for compile clock tree command to set clock net type and routing properties for nets beyond dont touch subtree exceptions, when set to true.

Default value for this variable is true.

### cts use debug mode

Specifies for clock tree synthesis (CTS) to print additional debugging information in the log file. when set to true.

Default value for this variable is false.

#### cts use lib max fanout

When set to true, clock tree synthesis will honor max fanout constraint set on library cell pins.

Default value for this variable is false.

#### cts use sdc max fanout

When set to true, clock tree synthesis will honor SDC max fanout constraint set on current design.

Default value for this variable is false.

# current design

Specifies the design being worked on. This variable is used by most of the Synopsys commands.

Default value for this variable is "".

# db load ccs data

The variable is obsolete and is not needed any more. The tool takes care of loading the CCS timing information automatically.

Default value for this variable is false.

### dct\_placement\_ignore\_scan

Sets the flag for the placer to ignore scan connections in Design Compiler topograpical.

Default value for this variable is false.

#### ddc allow unknown packed commands

Causes the read\_file command to attempt to read DDC files which contain packed commands which are unknown to the current version of dc shell.

Default value for this variable is true.

#### default input delay

Specifies the global default input delay value to be used for environment propagation.

Default value for this variable is 30.

#### default name rules

Contains the name of a name rule to be used as a default by the change\_names command, if the command's -rules option does not specify a name rules value.

Default value for this variable is "".

# default output delay

Specifies the global default output delay value to be used for environment propagation.

Default value for this variable is 30.

# default\_port\_connection\_class

Contains the value of the connection class to be assigned to ports that do not have a connection class assigned to them.

Default value for this variable is universal.

# default schematic options

Specifies options to use when schematics are generated.

Default value for this variable is -size infinite.

#### disable auto time borrow

Determines whether the report\_timing command and other commands will use automatic time borrowing.

Default value for this variable is false.

# disable\_case\_analysis

When true, disables constant propagation from both logic constants and set case analysis command constants.

Default value for this variable is false.

### disable library transition degradation

Controls whether the transition degradation table is used to determine the net transition time.

Default value for this variable is false.

# do operand isolation

Enables or disables operand isolation as a dynamic power optimization technique for a desian.

Default value for this variable is false.

# dont\_touch\_nets\_with\_size\_only\_cells

Specifies whether a net is marked dont touch if it is driven by at least one cell marked size only and drives at least one cell marked by size only.

Default value for this variable is false

# droute advancedRouteLoops

The droute advancedRouteLoops variable specifies the number of loops for the IC Compiler command route advanced. If the value is set to N, it means that the route advanced command stops after N loops.

### droute areaSrLoop

The droute areaSrLoop variable specifies the number of search and repair loops during area optimization and routing in the route area command. The search and repair loop terminates if DRC count reaches 0 even if the specified number of iterations are not reached. If the DRC number is still converging (reducing) after reaching the specified number of iterations, specifying more iterations could help reducing DRC count further, at the cost of more runtime.

#### droute autoSaveInterval

The droute autoSaveInterval variable specifies how frequent checkpoints (intermediate results) are saved during detail routing. If the value is set to 0, no checkpoint is saved during detail routing. Otherwise, the variable sets the time interval in minutes for each checkpoint to be saved.

# droute autoSrLoop

The droute autoSrLoop variable sets the number of search and repair loops to be carried out after initial routing. The search and repair loop terminates if a DRC violation count reaches 0 even if the specified number of iterations is not reached. If the DRC violation number is still converging (reducing) after reaching the specified number of iterations, specifying more iterations could further help in reducing the DRC violation count at the cost of more runtime.

#### droute\_connBrokenNet

The droute\_connBrokenNet variable specifies whether broken nets are to be left broken or are to be reconnected. A broken net is a net that is not totally connected by glinks, preroutes, wires, or vias. If the value is set to 0, broken nets are ignored during detail routing. If the value is set to 1, broken nets are to be reconnected by detail routing. This variable does not affect tie-off connections, which are controlled by the connTieOff variable.

#### droute connTieRail

The droute\_connTieRail variable specifies where to connect tie-off pins. If the value is set to 0, the router connects tie-off pins anywhere on power and ground nets. If the value is set to 1, the router connects tie-off pins to power and ground rails and power and ground pins only.

### droute\_doMaxCapConx

The droute\_doMaxCapConx variable specifies whether maximum capacitance constraints should be met or ignored during in-route optimization. If the value is set to 0, the maximum capacitance constraints are ignored during in-route optimization. If the value is set to 1, in-route optimization tries to meet maximum capacitance constraints.

#### droute doMaxTransConx

The droute doMaxTransConx variable specifies whether maximum transition constraints should be met or ignored during in-route optimization. If the value is set to 0, the maximum transition constraints are ignored during in-route optimization. If the value is set to 1, in-route optimization tries to meet maximum transition constraints.

#### droute doProbeConx

The droute doProbeConx variable specifies whether nets with top-layer probe constraints are to be routed to top layer for probing.

# droute doSelectedNetAntennaConx

The droute doSelectedNetAntennaConx variable controls whether all antenna violations should be fixed or whether only antenna violations for specified nets should be fixed.

## droute doXtalkConx

The droute doXtalkConx variable specifies whether crosstalk constraints (such as static noise voltage constraints and capacitance constraints) are to be honored during in-route optimization.

#### droute ecoListToFile

The droute ecoListToFile variable specifies whether to save the routing ECO list to the ecoRoute.list file.

#### droute ecoMode

The droute\_ecoMode variable specifies what nets are to be routed in ECO mode, and how they are rerouted. If the value is set to 0, only modified nets can be rerouted. If the value is set to 1, modified nets are rerouted first, and other nets can be rerouted later. If the value is set to 2, any nets can be rerouted in any order. Mode 0 produces minimum routing change, but offers you the least freedom to resolve DRC violations. Mode 2 offers the most freedom to resolve DRC violations, but can introduce significant changes in the routing solution.

#### droute\_ecoScope

The droute\_ecoScope variable specifies whether to use global or local scope during ECO routing. If the value set to 0, the router uses global scope mode. If the value is set to 1, the router uses local scope. Set this value to 0 if design has many violations. Set it to 1 to get better runtime if the design has very few violations.

# droute\_ecoSrLoop

The droute\_ecoSrLoop variable sets the number of search and repair loops to be carried out after ECO routing. The search and repair loop terminates if DRC violation count reaches 0 even if the specified number of iterations are not reached. If the DRC violation number is still converging (reducing) after reaching specified number of iterations, specifying more iterations could help further reduce DRC violation count at the cost of more runtime.

# droute\_enable\_one\_pass\_partitioning

Specifies which partitioning algorithm to use for distributed routing.

### droute expandFillTracks

The droute expandFillTracks variable specifies whether the track region for metal fill should be expanded or not.

#### droute fillDataType

The droute fillDataType variable specifies a data type of filled metals. The value N is the data type of filled metals.

### droute\_fillEndByMinSpcPercent

The droute fillEndByMinSpcPercent variable specifies the spacing requirement between the routing wires and the ends of fill metal. If the value is set to -1, the normal required spacing is used between the routing wires and the ends of fill metal. Otherwise, the value sets the percentage of normal required spacing to be used between the routing wires and the ends of fill metal. Normally, this value is to be left at its default value of -1. It should only be changed if the user understands the impact of it on the yield. and the final verification should be set accordingly.

# droute fillMetalCloseToMinDensityValue

The droute fillMetalCloseToMinDensityValue variable specifies the target metal density for metal fill insertion. If the value is set to 0, the router tries to maximize dummy metals as long as maximum density is not violated. If the value is set to 1, the router tries to minimize dummy metals as long as minimum density is met.

# droute\_fillMetalUniformly

The droute\_fillMetalUniformly variable specifies whether to fill dummy metal uniformly. If the value is set to 0, the router fills dummy metal in contiguous tracks. If the value is set to 1, the router tries to fills dummy metal uniformly in each window to meet the density rule.

### droute\_fillViaDataType

The droute\_fillViaDataType variable specifies a data type of filled vias. If the value set to N, N is the data type of filled via.

### droute\_fixMinEdgeLengthByFilling

The droute\_fixMinEdgeLengthByFilling variable specifies whether to allow filling metals to fix minEdgeLength violations during search and repair.

### droute\_followPolyTrkForPolyFill

The droute\_followPolyTrkForPolyFill variable specifies to whether tracks on poly layer are used for poly fills. If the value is set to 0, the router follows M2 tracks to fill poly layer. If the value is set to 1, the router follows poly tracks to fill poly layer.

# droute\_groupSrLoop

The droute\_groupSrLoop variable specifies the number of search and repair loops in the route\_group command. The search and repair loop terminates if DRC violation count reaches 0 even if the specified number of iterations are not reached. If the DRC violation number is still converging (reducing) after reaching specifies number of iterations, specifying more iterations could help reducing DRC violation count further at the cost of more runtime.

#### droute lowSkewClkRoute

The droute lowSkewClkRoute variable specifies how many changes are allowed on nets from clock tree synthesis during detail routing. If the value is set to 0, nets from clock tree synthesis are treated the same as other nets. If the value is set to 1, minimal changes are to be made to nets from clock tree synthesis, if necessary.

#### droute maxOffGridTrack

The droute maxOffGridTrack variable specifies how off-grid tracks are to be added for off-grid pins and off-grid feedthroughs. If the value is set to 0, off-grid tracks are added selectively in via regions, which are determined by the router. If the value is set to 1, as many off-grid tracks as possible are added for off-grid pins. If the value is set to 2, 3, or 4, more off-grid tracks are aggressively added in increasing order for off-grid feedthroughs and pins. By creating as many off-grid tracks as possible for off-grid pins, the router has the maximum flexibility in accessing these pins, at the cost of more routing time.It is recommended to leave droute maxOffGridTrack variable at the default value of 0 to start with if the you do not know how bad the off-grid situation is, and gradually increase the value if the results suffer from

off-grid pin access or off-grid feedthrough usage. If you know beforehand that there will be off-grid difficulty from previous experience, droute\_maxOffGridTrack can be set to higher value to start with. You can also set the value to -1. This lets the router start from 0 and then automatically and gradually increase to 1, 2, 3, 4 during search and repair. The side effect of setting droute\_maxOffGridTrack to a higher value is increased runtime.

#### droute\_maxTieOffDistance

The droute\_maxTieOffDistance variable specifies the search distance to connect tieoffs. If the value is set to -1, there is no search distance limit to connect tieoffs. Otherwise, the variable specifies the search distance for the search engine to use in number of gcells to connect tieoffs.

### droute\_metalFillDensityIncrement

The droute\_metalFillDensityIncrement variable specifies increment value for metal fill. If the value is set to N, the router targets metal density N percent higher than minimum density during dummy metal insertion. The value N specifies the increment from minDensity value for metal fill. It is used when

fillMetalCloseToMinDensityValue is enabled. For example, if minDensity (in the technology file) is 20 percent and

droute\_metalFillDensityIncrement is set as 10 percent, target density of metal fill will be 30 percent.

### droute minLengthCheckCutMode

The droute minLengthCheckCutMode variable specifies how to compute minimum length when a polygon completely encloses a via. If the value is set to 0, the router does not check whether a wire completely encloses via. If the value is set to 1, the router checks whether a wire completely encloses via. When a via connects more than one wire segment on the same metal layer, minimum length is checked against the longest wire that completely encloses the via. When a via connects only to single wire segment on one metal laver, the wire needs to be checked for minimum length rule.

#### droute minShieldLength

The droute minShieldLength variable specifies minimum length for a wire to be shielded in the unit of pitches. For example, if the variable is left at its default value of 4, only the wires longer than 4 pitches are shielded.

#### droute numCPUs

The droute numCPUs variable specifies the number of CPUs to be used for distributed routing.

#### droute offGridCost

The droute offGridCost variable specifies extra off-grid routing cost. The default on-grid unit wire cost is 1. Therefore, if the value is set to 0, off-grid routes have the same cost as on-grid cost, and wires are routed as in a gridless router. If the value is set to N, off grid unit wire cost becomes 1 + N.This variable can be used to encourage or discourage off-grid routing against on-grid routing.

#### droute\_offsetFillTrack

The droute\_offsetFillTrack variable specifies how to offset the metal fill track.

## droute\_optDelaySlackTarget

The droute\_optDelaySlackTarget variable specifies slack target for delay optimization during in-route optimization.

## droute\_optDelaySrLoop

The droute\_optDelaySrLoop variable specifies the number of search and repair loops after delay optimization in the route\_opt command. The search and repair loop terminates if DRC violation count reaches 0 even if the specified number of iterations is not reached. If the DRC violation number is still converging (reducing) after reaching the specified number of iterations, specifying more iterations could help reduce DRC violation count further at the cost of more runtime.

## droute\_optSetup

The droute\_optSetup variable specifies whether setup slack is to be maintained or improved during in-route optimization. If the value is set to 0, the router tries to maintain setup slack, and does not try to improve the slack. If the value is set to 1, the router tries to improve setup slack.

### droute optSrLoop

The droute optSrLoop variable specifies the number of search and repair loops after route optimization in route opt command. The search and repair loop terminates if DRC violation count reaches 0 even if the specified number of iterations is not reached. If the DRC violation number is still converging (reducing) after reaching specified number of iterations, specifying more iterations could help reduce DRC violation count further at the cost of more runtime.

### droute\_optViaHoldTimeThreshold

The droute optViaHoldTimeThreshold variable specifies the hold time threshold for contact optimization. If the value is set to N, the router tries to preserve hold time by not inserting redundant vias for the nets whose hold time is worse than N.

## droute optViaSetupSlackThreshold

The droute optViaSetupSlackThreshold variable specifies the setup slack threshold for contact optimization. If the value is set to N, the router tries to preserve setup time by not inserting redundant vias for the nets whose setup slack is worse than N.

# droute optViaSrLoop

The droute optViaSrLoop variable specifies search and repair loops after contact optimization. If the value set to N, the router runs N loops of search and repair after contact optimization.

## droute\_optViaTimingDriven

The droute\_optViaTimingDriven variable specifies whether to preserve timing for critical nets with timing violations. If the value is set to 0, the router does contact optimization for all nets. If the value is set to 1, the router tries to preserve timing for critical nets by not doing contact optimization on those nets.

### droute\_optimizeRouteGroup

The droute\_optimizeRouteGroup variable specifies whether optimization is to be run in the route\_group command.Skipping optimization at the end of the route net group could save some runtime.

## droute\_parallelLengthMode

The droute\_parallelLengthMode variable specifies how to compute parallel length for the fat metal spacing rule. If the value is set to 0, the router merges fat neighboring shapes only and determines parallel length based on the merged fat wire. If the value is set to 1, the router merges all neighboring (fat and thin) shapes and the total length of the merged wire will be used to compute the parallel length.

# droute\_pinTaperLengthLimit

The droute\_pinTaperLengthLimit variable specifies the limit for pin tapering length. If the value is set to -1, there is no limit for tapering length, and tapering should go all the way to the Steiner point. Otherwise, this variable specifies the tapering length limit in the units of routing pitches.

### droute\_pinTaperMode

The droute pinTaperMode variable specifies pin tapering width. If the value is set to 0, the tapering width is the default width. If the value is set to 1, the tapering width is the pin width.

#### droute reportLimit

The droute reportLimit variable specifies the maximum number of DRC violations that the router reports. If the value is set to -1, no limit is set, and the router reports all DRC violations. Otherwise, the value specifies the maximum number of DRC violations to be reported.

#### droute rerouteUserWire

The droute rerouteUserWire variable specifies whether user-created wires and vias are to be treated as fixed or reroutable.

### droute\_rerunDRC

The droute\_rerunDRC variable specifies whether DRC violations are regenerated before search and repair.

## droute resetMinMaxLayer

The droute resetMinMaxLayer variable resets minimum-maximum rule constraints defined by set\_ignored\_ layers.

set\_net\_routing\_layer\_constraints, and set net routing rule commands before search and repair.

#### droute\_shieldLimitSboxExt

The droute\_shieldLimitSboxExt variable specifies the processing of routing area Sboxes during shielding, and is used to speed shielding up by limiting routing area Sbox extension size to technology file minSpacing layer parameters in such routing areas. The default is to maximize Sbox extension size by technology file fat layer parameters, which in some cases produces more accurate results, but contributes to increased shielding run time.

#### droute\_shieldRerouteSignalNets

The droute\_shieldRerouteSignalNets variable specifies whether to reroute signal nets during shielding. If the value is set to 0, the router does not reroute signal nets to improve shielding coverage. If the value is set to 1, the router reroutes signal nets and possibly creates minimized DRC violations as a tradeoff of improved shielding coverage. You need to run search and repair after shielding if DRC violations are created on signal nets.

## droute shieldSkipNotShieldedSboxes

The droute\_shieldSkipNotShieldedSboxes variable specifies the processing of routing area Sboxes that have no shielding, and is used to speed shielding up by skipping checking for DRC violations in such routing areas.

## droute shieldViaMinSpacing

The droute shieldViaMinSpacing variable specifies the spacing requirement on shielded vias. If the value is set to 0, the specified spacing from the GUI form for shielding wires is used to shield vias. If the value is set to 1, minimum spacing is used to shield vias to minimize routing resource usage.

#### droute smallJogMinLength

The droute smallJogMinLength variable specifies the minimum length of a small jog. If the value is set to 0, the router does consider the small jog recommended rule. If the value is set to N, the router reports and fixes the small jog violation if the jog length is less than (N) times a quarter pitch.

#### droute srLoop

The droute srLoop variable sets the number of search and repair loops in the search and repair phase in the route search repair command. The search and repair loop terminates if DRC violation count reaches 0 even if the specified number of iterations is not reached. If the DRC violation number is still converging (reducing) after reaching specified number of iterations, specifying more iterations could help further reduce DRC violation count at the cost of more runtime.

### droute stoplfNoLicense

The droute\_stopIfNoLicense variable flags whether to stop the router or continue if the tool cannot obtain the option license. If the value is set to 0, the router continues by ignoring certain constraints if the router fails to get the corresponding option license. If the value is set to 1, the router will exit if it fails to get the needed option license.

#### droute timeLimit

The droute timeLimit variable specifies the corresponding detail routing step runtime limit.If the value is set to -1, no runtime limit is set. Otherwise, the variable sets the runtime limits in minutes. This is a very useful variable if you have a time limit and do not care about the final number of DRC violations as much. For example. you might want to get the feeling of how "routable" a design is in a given amount of time. Not all detail routing steps support time limits, such as route auto and route global. You can check the GUI form to see which routing steps support time limits.

# droute\_timingDriven

The droute timingDriven variable specifies whether timing-critical nets with setup violations are to be optimized during initial detail routing. If the value is set to 0, timing-critical nets with setup violations are not optimized. If the value is set to 1, timing-critical nets with setup violations are optimized. By setting the value to 1, initial detail routing tries to generate routes with less resistance and capacitance (shorter wires and fewer vias) for timing-critical nets.

#### droute timingSpace

The droute timingSpace variable specifies whether the detailed router should try to allocate extra same-layer spacing to timing-critical net wires

### droute treatTiedFillAsFillToFillSpacing

The droute treatTiedFillAsFillToFillSpacing variable specifies whether fill-to-fill spacing is applied to tied fills. If the value is set to 0, the router follows fill-to-route spacing for tied fills during metal fill. If the value is set to 1, the router follows fill-to-fill spacing for tied fills.

#### droute trimUserAntenna

The droute trimUserAntenna variable determines how user-created dangling wires are handled. This is useful for creating a long bus, and the router can trim the unused part after connecting pins to the bus. Note that antenna here means dangling wires.

#### droute ultraWideWireMode

The droute ultraWideWireMode variable specifies the routing grids used for ultra wide wire routing. If the value is set to 0, regular routing grids are used. If the value is set to 1, wide routing grids are used. If the value is set to a larger value, even wider grids are used. Setting a large value for ultra wide wires can lead to fast routing time due to coarser grids for them. This is useful for the flip-chip designs.

### droute wireWidenForceWrongWay

The droute wireWidenForceWrongWay variable specifies whether to force widened wrong-way wires. If the value is set to 0, the router does not force widened wrong-way wires. If the values is set to 1, the router forces widened wrong-way wires to improve coverage of widened wires.

### droute\_wireWidenIgnoreMinEdgeLengthVio

The droute wireWidenIgnoreMinEdgeLengthVio variable specifies whether to ignore the minimum edge length rule during wire widening. If the value is set to 0, the router checks all DRC violations during wire widening. If the value is set to 1, the router does not check the minimum edge length violation during wire widening.

#### droute wireWidenPieceWise

The droute wireWidenPieceWise variable specifies whether to widen a wire segment uniformly or to widen it piece by piece. If the value is set to 0. the router will widen a wire segment uniformly. If the value is set to 1, the router first breaks a wire into several pieces according to its neighboring routing objects, then tries to widen each piece with different width. This nonuniform widening can improve coverage of widened wires.

## droute wireWidenSrLoop

The droute wireWidenSrLoop variable specifies the number of search and repair loops after wire widening. If the value is set to N, the router runs N loops of search and repair after wire widening to fix DRC violations created during wire widening.

## droute\_wireWidenTimingDriven

The droute\_wireWidenTimingDriven variable specifies whether to widen wires on timing-critical nets. If the value is set to 0, the router does wire widening on all signal wires. If the value is set to 1, the router does not widen wires on timing-critical nets.

#### droute wireWidenWidthScheme

The droute wireWidenWidthScheme variable specifies how many different widths are used for wire widening. If the value is set to N, the router tries N different widths during wire widening.

### droute\_wrongWayExtraCost

The droute wrongWayExtraCost variable specifies extra wrong-way wire cost. The default wrong-way unit distance cost is 2 (versus default right-way unit distance cost of 1). If the value is set to 0, no extra wrong-way cost is added. Otherwise, if the value is set to N, the wrong-way unit distance cost is 2 + N. Therefore, if the value is set to 2, the wrong-way cost is four times the right-way unit distance cost. This variable can be used to further discourage wrong-way direction routing. It can be especially useful if you observe excessive wrong-way direction routing during the route net group command, where most nets are not routed vet.

## duplicate ports

Specifies whether ports are to be drawn on every sheet for which an input or output signal appears.

Default value for this variable is false.

#### echo include commands

Controls whether the contents of a script file is printed as it executes.

Default value for this variable is true.

### enable cell based verilog reader

This variable turns on the verilog2cel verilog reader.

Default value for this variable is false.

### enable instances in report net

Enables report net to report on instances in the current design.

Default value for this variable is true.

#### enable page mode

Controls whether long reports are displayed one page at a time (similar to the UNIX more command).

Default value for this variable is false

## enable\_recovery\_removal\_arcs

Controls whether Design Compiler accepts recovery and removal arcs that are specified in the technology library.

Default value for this variable is false.

## enable slew degradation

Determines whether the transition degradation is taken into account for nets with physical information.

Default value for this variable is true.

### enable special level shifter naming

Setting this variable to true would enable special naming for automatically inserted level shifters

Default value for this variable is false.

#### estimate io latency

Uses estimated I/O latency in timing calculations for ports when true.

Default value for this variable is false.

# exit delete command log file

Controls whether the file specified by the variable command log file is deleted after design analyzer or dc shell exits normally.

Default value for this variable is false.

#### exit\_delete\_filename\_log\_file

Controls whether the file specified by the variable filename log file is deleted after design\_analyzer or dc\_shell exits normally.

Default value for this variable is true.

# filename log file

Specifies the name of the filename log file to be used in case a fatal error occurs during execution of design analyzer or dc shell.

Default value for this variable is filenames.log.

# find\_allow\_only\_non\_hier\_ports

Controls find command to search for ports in sub-designs (described as hier\_ports here).

Default value for this variable is false.

#### find converts name lists

Controls whether the find command converts the name list string to a list of strings before searching for design objects.

Default value for this variable is false.

## find\_ignore\_case

Controls whether the find command is case-sensitive when matching object names.

Default value for this variable is false.

### focalopt\_endpoint\_margin

Read and set the endpoint slack value during focal opt setup or hold optimization.

Default value for this variable is true.

### fsm\_auto\_inferring

Determines whether or not to automatically extract finite state machine during the compile.

Default value for this variable is false.

## fsm enable state minimization

Determines whether or not the state minimization is performed for all finite state machines (FSMs) in the design.

Default value for this variable is false.

## fsm export formality state info

Determines whether or not state machine encoding information is exported into the files that will be used by Formality.

Default value for this variable is false.

## gen bussing exact implicit

Controls whether schematics generated using the create schematic -implicit command should contain implicit bus names instead of bus rippers.

Default value for this variable is false.

### gen cell pin name separator

Specifies the character used to separate cell names and pin names in the bus names generated by the create schematic command.

Default value for this variable is /.

### gen create netlist busses

Controls whether create schematic creates netlist buses whenever it creates buses on the schematic.

Default value for this variable is true.

### gen\_dont\_show\_single\_bit\_busses

Controls whether single-bit buses are generated in the schematic.

Default value for this variable is false.

# gen match ripper wire widths

Controls whether the create schematic command generates rippers whose width always equals the width of the ripped net.

Default value for this variable is false.

# gen max compound name length

Controls the maximum length of compound names of bus bundles (for the create\_schematic -sge command).

Default value for this variable is 256.

#### gen\_max\_ports\_on\_symbol\_side

Specifies the maximum allowed size of a symbol created by create schematic.

Default value for this variable is 0.

#### gen open name postfix

Specifies the postfix to be used by create schematic -sge when creating placeholder net names for unconnected pins.

Default value for this variable is "".

# gen\_open\_name\_prefix

Specifies the prefix to be used by create schematic -sge when creating placeholder net names for unconnected pins.

Default value for this variable is Open.

### gen show created busses

Controls whether a message is printed out every time a schematic bus is created from cell pins for which no equivalent net bus exists in the netlist.

Default value for this variable is false.

# gen show created symbols

Controls whether create schematic prints a warning message every time it generates a new symbol for a cell because an appropriate symbol could not be found in the symbol libraries.

Default value for this variable is false.

## gen\_single\_osc\_per\_name

Controls whether more than one off-sheet connector with any particular name is drawn on any schematic sheet.

Default value for this variable is false.

## generic symbol library

Specifies the generic symbol library used for schematics.

Default value for this variable is generic.sdb.

#### groute VABoundaryToLSWeight

The groute\_VABoundaryToLSWeight variable is used in multivoltage mode. It specifies the value to adjust the cost for a level-shifter connection when switching voltage area from one to another.

### groute avoidCouplingUser

The groute\_avoidCouplingUser variable enables the global router to space nets during routing. The nets to be considered need to be set with the Set Net Constraints command. If this variable is set to 1, timing spacing will be honored.

### groute avoidXtalk

The groute avoidXtalk variable turns on/disables crosstalk prevention during global routing. If this variable is set to 1, the global router tries to avoid assigning nets with coupling to the same gcell.

## groute blncdToSkewCntrlRatio

The groute blncdToSkewCntrlRatio variable sets a threshold for turning on the balanced skew control mode. For nets with an aspect ratio smaller than the variable value, balanced skew control mode is enabled. The aspect ratio is calculated based on the bounding box formed by enclosing the pins.

### groute\_blockEdgeAccess

The groute\_blockEdgeAccess variable allows the global router to access pins on edges of hard macros. By default, the global router reaches pins on edges of hard macros. When the variable is set to 1, it allows the global router is allowed to access or drop vias on whole macro pins without edges limitation.

### groute\_brokenNetsThresholdPercent

The groute\_brokenNetsThresholdPercent variable specifies a threshold for incremental global routing to be performed. This is effective when incremental is set to 1.

#### groute clockBalanced

The groute\_clockBalanced variable turns balanced routing on clock nets on and off.

## groute\_clockComb

The groute clockComb variable enables the global router to connect ports directly to the prerouted clock trunks to minimize clock skew. Be aware that this requires greater routing resources, if the clock pins are not close to the clock trunks. The Comb mode works on designs with pre-existing clock nets.

## groute\_combDistance

The groute combDistance variable sets a distance threshold, in gcell units, for clock routing to connect clock pins directly to clock nets.

## groute\_combMaxConnections

The groute combMaxConnections variable limits the number of direct connections allowed to the clock pins from the same clock trunk. The default value of -1 allows a clock net to be connected to any number of clock pins.

#### groute\_compactMode

The groute compactMode variable determines the size of gcell used for global routing. If it is set to 0, gcells of 1 cellrow height will be created. If it is set to 1, the global router automatically adjusts the global route cell size. Increasing the size of gcell will complete the global routing faster at the cost of quality as routing becomes coarser.

## groute congestionWeight

The groute congestionWeight variable specifies the relative importance of routing congestion versus wire length. As the variable value increases, the router tries harder to avoid routing congestion at the cost of increased wire length.

## groute densityDriven

The groute densityDriven variable turns density-driven global routing on or off. In the default mode, the router decides the weight given to density relative to wire length during global routing. If timing driven or crosstalk is turned on. global route turns on the groute densityDriven automatically.

### groute\_detourLimitMinNetLen

The groute detourLimitMinNetLen variable controls the way the global router implements maxDetourPercent on nets. If the value is set to 0, the router forces maxDetourPercent on all nets. If the value is set to n. maxDetourPercent is applied only to nets of length greater than n acells.

### groute\_extraCostsApplyPercent

The groute\_extraCostsApplyPercent variable applies the wireCost and viaCost settings to the top n percent of nets in the design. The wireCost and viaCost variables are route variables. The route extra cost applies to global routing, track assignment and detail routing. This variable applies the extra cost percentage only for global route.

### groute\_extraWireLengthOpt

The groute extraWireLengthOpt variable instructs the global router to run an additional rerouting phase to reduce wire length on nets that have no congestion. It does not perform any optimization.

# groute\_forceUpperLayersForCritNets

The groute forceUpperLayersForCritNets variable specifies the mode for upper layers usage. To improve timing, IC Compiler will route timing-critical nets on upper layers that have lower RC.

## groute horReserveTracks

The groute horReserveTracks variable determines the number of horizontal free tracks reserved in each gcell.

## groute\_ignoreViaBlockage

The groute\_ignoreViaBlockage variable specifies the mode to honor a via blockage. By default, global route ignores via blockage.

### groute incremental

The groute incremental variable controls whether global router runs groute\_incrementally.

### groute macroBndryDir

The groute macroBndryDir variable controls the use of macroBndryTrkUtil for layers in different directions. If the value is set to 1. macroBndryTrkUtil will be applied to layers in both directions.

### groute macroBndryTrkUtil

The groute macroBndryTrkUtil variable limits the utilization of tracks available in the ocells near a macro boundary to a specified percentage. This variable is used to control the accessibility of pins and congestion at the macro boundaries. By default, the router uses 100 percent of available tracks in the macro boundary width.

## groute\_macroBndryWidth

The groute macroBndryWidth variable specifies a distance from the corners of macros. Within this distance, the global router obeys the limits on track utilization specified by macroCornerTrkUtil and macroBndryTrkUtil. By default, one row or column of gcells is considered from the corners of the macro.

## groute\_macroCornerTrkUtil

The groute\_macroCornerTrkUtil variable limits the utilization of tracks available in the gcells near a macro corner to a specified percentage. This variable is used to control the accessibility of pins and congestion at the macro corners. By default, the router uses 100 percent of available tracks in the macro boundary width.

#### groute\_mapOnly

The groute\_mapOnly variable specifies whether the router generates the congestion map based on global routing without creating the global wires.

### groute\_maxDetourPercent

The groute\_maxDetourPercent variable directs the global router to have no more than the specified percentage of detours on any net. If the value is set to -1, the router is free to make any number of detours (or none).

## groute\_netCriticality

The groute\_netCriticality variable determines the order in which the global router routes the nets during initial route. Net criticality can be set on nets in the design by using the Scheme function dbSetNetCriticality. If this variable is set to 1, the global router first routes the nets with higher criticality value. If the value is set to 0, net criticality has no effect on routing order. However, net criticality always has an effect on the congestion cost.

## groute\_noTopLevelBusFeedThroughs

The groute\_noTopLevelBusFeedThroughs variable determines whether feedthroughs are allowed on bus signals.

### groute paEqPinNetMaxPort

Setting the groute paEgPinNetMaxPort variable to 1 creates equivalent pins for nets with no more than n ports.

#### groute powerDriven

The groute powerDriven variable turns power-driven global routing on or off.

### groute rcOptByLength

The groute rcOptByLength variable controls the choice of layers for global router to reduce RC. The global router chooses layers with lower RC values based on the value of this variable. This variable is only active when the timing driven global route option is enabled.

### groute reportDemandOnly

The groute\_reportDemandOnly variable specifies the mode to report demand only. In this mode, IC Compiler performs virtual route only, with no reroute phases. In the log file, it reports average gcell capacity per layer.

## groute reportEffectiveOverflow

The groute reportEffectiveOverflow variable specifies the mode for generating an effective overflow report.

## groute reportGCellDensity

The groute reportGCellDensity variable controls reporting of gcell density for each layer. In density-driven mode, the router generates a report of acell density. However, this variable is independent of the density-driven switch.

## groute\_reportNetOrdering

The groute\_reportNetOrdering variable specifies the number of nets to be reported according to the routing order. By default, the global router does not report on net ordering. If this variable is set to n, global route will report the first n nets in the order of routing.

### groute\_reserveTracksForPowerFile

The file indicated by the groute\_reserveTracksForPowerFile variable is used to define the percentage of routing tracks on each layer that are reserved for power routing. For example, Suppose the reservedTracks.rc file defines METAL1 layer as 20. Then, the router reserves 20 percent of available routing tracks in METAL1 for power routing later. Therefore, global route uses only 80 percent of the routing tracks.

#### groute\_skewControl

The groute\_skewControl variable turns skew control on or off during global routing. If the value is set to 1, the global router tries to minimize the gross delay in net skew. Skew control applies to all signal nets (except for small nets) but skew control for clock nets occurs only when clockBalanced is set to 1.

## groute\_skewControlWeight

The groute\_skewControlWeight variable determines the importance given to skew control on the net during global routing. You can set the skew control weight from 1 to 10 based on net criticality.

#### groute speed

The groute speed variable specifies the effort at which the global router should run. The global router runs a different number of phases. depending on the specified value. It is recommended you run the router in default mode.

### groute\_timingDriven

The groute timingDriven variable turns timing-driven global routing on or off. The timingWeight variable controls the trade-off between timing and wire length during global routing. By default, timing-driven mode is turned off.

#### groute\_timingWeight

The groute timingWeight variable sets the weight given to the timing relative to wire length during global routing. This variable is effective only in timing-driven mode.

## groute turboMode

The groute turboMode variable is used to improve runtime.

## groute verReserveTracks

The groute verReserveTracks variable determines the number of vertical free tracks reserved in each gcell.

## groute\_xtalkWeight

The groute xtalkWeight variable defines the weight given to crosstalk prevention during global routing.

## gui custom setup files

Specifies the GUI customization files to be loaded when the GUI starts up.

This variable can be set in the application setup file to specify a set of files that should be sourced to customize the GUI when the GUI starts up. This variable is intended for use by companies or teams that want to share some customization of the GUI. Typically the file will contain commands to specify hotkeys, menus, or toolbars which implement customer-specific functions to support their environment or flow. .p The GUI will initialize itself and then search the list of files in order. Each file in the list which exists it will be sourced. Finally, the user's .synopsys\_<app>\_gui.tcl file will be loaded to complete the customizations. .p To disable the loading of the customizations the qui disable custom setup(3) variable can be used.

Default value for this variable is \$synopsys/admin/setup/.synopsys\_<app

## gui\_default\_window\_type

Read-only variable specifying the default window type for gui customization commands.

This read-only variable has the name of the window type that is used as the default when a menu, hotkey, or toolbar customization is specified without specifying a window type explicitly.

Default value for this variable is false.

## gui\_disable\_custom\_setup

Variable for disabling gui customizations.

This variable can be set to true to specify that gui customizations should not be loaded when the qui starts up. This includes customizations specified in the gui custom setup files(3) variable as well as the user's .synopsys\_<app>\_gui.tcl file.

Default value for this variable is false.

#### gui online browser

Specifies the name of the browser used to invoke the online help system from the help menu of the product

Default value for this variable is netscape.

#### hercules home dir

Specifies the path to the Hercules installation to be used for VUE to ICC integration.

Default value for this variable is "".

## hier\_dont\_trace\_ungroup

Disables ungroup tracing set on the design with the ungroup command.

Default value for this variable is 0.

# high\_fanout\_net\_pin\_capacitance

Specifies the pin capacitance used to compute the loading of high-fanout nets.

Default value for this variable is 1.000000.

# high\_fanout\_net\_threshold

Specifies the minimum number of loads for a net to be classified as a high-fanout net.

Default value for this variable is 1000.

## icc magnetpl stop after seq cell

Controls if sequential cells need to be pulled towards a specified magnet during magnet placement the with -stop\_by\_sequential\_cells option.

Default value for this variable is false.

#### icc snapshot storage location

Specifies the location for the create gor snapshot, remove gor snapshot, and report\_qor\_snapshot utilities.

Default value for this variable is snapshot.

#### ignore guardband

Specifies that power switches inserted will not honor other voltage areas' guardband while executing command create power switch array. The default is false.

Default value for this variable is false.

## ilm enable power calculation

Perform power calculation on design which is to be used as ILM block.

Default value for this variable is true.

## ilm ignore percentage

Specifies a threshold for the percentage of total registers in the transitive fanout of an input port. beyond which the port is to be ignored when identifying interface logic.

Default value for this variable is 25.

### ilm preserve core constraints

Enables the ILM mode (ilm mode), which preserves constraints set on an interface logic model (ILM) core, if set to true.

Default value for this variable is false.

#### in\_gui\_session

This read-only variable has the value "true" when the GUI is active and the value "false" when the GUI is not active.

This variable can be used in writing Tcl code that depends on the presence the graphical user interface (GUI). The read-only variable has the value "true" if qui start has been invoked and the GUI is active. Otherwise, the variable has the value "false" (default).

Default value for this variable is false.

### initial target library

Specifies the list of technology libraries of components to be used for the first part of leakage power optimization in place opt.

Default value for this variable is "".

## lbo\_cells\_in\_regions

Puts new cells at specific locations within a cluster

Default value for this variable is false.

## level\_shifter\_naming\_prefix

Using this variable, users can specify a prefix for the level shifters names

Default value for this variable is "".

### lib thresholds per lib

Causes trip-point values in the Synopsys library to override user-specified values.

Default value for this variable is true.

### lib use thresholds per pin

Causes pin specific trip-point values in the Synopsys library to override Library default trip-point values.

Default value for this variable is true.

#### libgen\_max\_differences

Specifies to the read lib command the maximum number of differences to list between the v3.1 format description of a library cell and its statetable description.

Default value for this variable is -1.

#### link force case

Controls the case-sensitive or case-insensitive behavior of the link command.

Default value for this variable is check reference.

# link library

Specifies the list of design files and libraries used during linking.

Default value for this variable is \* your\_library.db

# Itl\_obstruction\_type

Controls the routing blockage type for the named obstructions, without route type being specified.

Default value for this variable is placement only.

### mcmm enable high capacity flow

Enables Multi-corner/Multi mode (MCMM) high capacity flow in IC Compiler

Default value for this variable is false.

#### mcmm high capacity effort level

Controls the behavior of Multi-corner/Multi mode (MCMM) scenario reduction.

Default value for this variable is 0.

#### monitor cpu memory

Displays the CPU time, elapsed time, and peak memory usage before and after each core command.

Default value for this variable is false.

#### mpc\_disable\_macro\_fitting

Controls whether to disable the function that calculates core area to include all the macro blocks automatically.

Default value for this variable is false.

# mpc disable pad legalization

Controls whether to disable the function that legalizes I/O pad cells.

Default value for this variable is false.

## mpc dont cut pnet over macros

Controls whether power nets created in minimal physical constraints flow are to be cut over macros.

Default value for this variable is false.

# mux\_auto\_inferring\_effort

Specifies the MUX inferring effort level.

Default value for this variable is 2.

### my allow is on leaf pin boundary

Sets the variable to true to allow level-shifter insertion on leaf pin (such as macro cell pin) boundaries

Default value for this variable is false.

### mw\_allow\_rect\_and\_polygon\_in\_def

Controls whether the read def command imports rectangles and polygons in the special net section.

Default value for this variable is false

#### mw attr value extra braces

Controls whether extra braces are added to the value returned by the get attribute command.

Default value for this variable is false.

#### mw attr value no space

Controls whether the route type and net type attribute values returned by the get\_attribute and report attribute commands contain spaces or underscores.

Default value for this variable is false.

#### mw cell name

Contains the Milkyway design cell name.

Default value for this variable is "".

## mw\_design\_library

Contains the Milkyway design library.

Default value for this variable is "".

## mw disable escape char

Specifies to disable the escape characters for hierarchy delimiter.

Default value for this variable is true.

#### mw hdl bus dir for undef cell

Specify how to determine the bus direction for undefined cell

Default value for this variable is 0.

### mw hdl expand cell with no instance

This variable determines whether to expand netlist cells without instances or not.

Default value for this variable is false.

#### mw logic0 net

Contains the equivalent logic0 net for the design.

Default value for this variable is VSS.

#### mw logic1 net

Contains the equivalent logic1 net for the design.

Default value for this variable is VDD.

### mw reference library

Contains the Milkyway reference libraries.

Default value for this variable is "".

## mw site name mapping

Specifies pairs of site names that is used to synchronize floorplan's site name with physcal libary's site name.

Default value for this variable is "".

## mwdc allow higher mem usage

Specifies the frequency that the tool flushes in-memory data to disk during optimization(including the mega commands place opt/clock opt/route opt, and the command

create placement/legalize placement, compile\_clock\_tree...). It should be set as one of the values 0, 1, and 2. The default value is 0. It can be used to tune runtime and memory.

Default value for this variable is 0.

#### optimize reg always insert seguential

Controls whether the optimize registers command will remove and reinsert the sequential elements in the circuits even if no register was moved.

Default value for this variable is false.

# optimize reg max time borrow

Specifies the maximum amount of time borrowing at all latches when retiming latches using the optimize registers command. A negative value means there is no limit on borrowing other than the one resulting from the clock period.

Default value for this variable is -1048576.0.

## optimize\_reg\_retime\_clock\_gating\_latches

Specifies whether to move clock gating latches during retiming of latches.

Default value for this variable is false.

#### physopt\_area\_critical\_range

Specifies a margin of slack for cells during area optimization. If a cell has a slack less than the area critical range, area optimization is not done for the cell.

Default value for this variable is -1.04858e+06.

### physopt change list

Controls tracking of eco changes when physopt -incremental is running. By default the tracking is always on. Use this variable to turn off the tracking.

Default value for this variable is true.

#### physopt\_check\_site\_array\_overlap

Checks for multi-type site array overlapping in floorplan, within a certain threshold.

Default value for this variable is true.

## physopt\_checkpoint\_stage

Writes an intermediate database at intervals during the physical optimization run.

Default value for this variable is 0.

# physopt cpu limit

This variable is obsolete and cannot be enabled. Please use set physopt cpulimit options command instead.

Default value for this variable is 0.

# physopt create missing physical libcells

Directs IC Compiler to create dummy physical descriptions of missing physical library cells.

Default value for this variable is false

## physopt\_delete\_unloaded\_cells

Controls whether the physopt command deletes unloaded cells, including both sequential and combinational cells

Default value for this variable is true.

## physopt\_enable\_extractor\_rc

Enables and disables the support of extractor-based RC computation.

Default value for this variable is true.

### physopt\_enable\_power\_optimization

Enables power optimization in IC Compiler.

Default value for this variable is true.

### physopt enable router process

Enables and disables the use of a separate process to perform routing.

Default value for this variable is true.

## physopt\_enable\_rp\_in\_xg\_mode

Determines whether the tool is to honor relative placement in xq mode.

Default value for this variable is false.

# physopt enable tlu plus

Enables and disables the support of TLU+ based RC computation.

Default value for this variable is true.

# physopt\_enable\_tlu\_plus\_process

Enables and disables using a separate process to perform TLU+ based RC extraction.

# physopt\_enable\_via\_res\_support

Enables and disables the support of via resistance for virtual route BC estimation.

Default value for this variable is false.

### physopt hard keepout distance

Specifies the keepout distance used by the physopt, create placement, and legalize placement commands.

Default value for this variable is 0.

### physopt\_heterogeneous\_site\_array

Enables the detailed placer to handle floorplan with multi-height site arrays in multi-voltage mode.

Default value for this variable is false.

## physopt\_ignore\_lpin\_fanout

The tool ignore max fanout constraints which are specfied in the library.

Default value for this variable is false.

# physopt ignore structure

Determines whether the tool ignores the relative placement groups.

### physopt\_macro\_cell\_height\_threshold

Specifies the threshold value for the tool's detail placer to decide whether an extremely tall standard cell is to be treated as a "hard macro." The tool's detail placer is designed to place standard cells. If the design has some extremely tall standard cells, then the detail placer might not work as well as it does when placing "normal" standard cells. Thus, by default, if an extremely tall standard cell has a height that is greater than this threshold value, the detail placer treats the standard cell as a "hard macro."

Default value for this variable is 6.

### physopt\_mw\_checkpoint\_filename

Specifies the name of the file to which the MW database containing all hierarchy of the checkpointed design is to be written.

Default value for this variable is "".

## physopt\_new\_fix\_constants

Determines whether the tool is to observe the maximum capacitance constraint during tie-off optimization.

Default value for this variable is true.

## physopt\_pin\_based\_pad

Specifies whether is\_pad attribute is set to pin.

Default value for this variable is false.

# physopt\_power\_critical\_range

Specifies a margin of slack for cells during leakage power optimization. If a cell has a slack less than the power critical range, power optimization will not be done for the cell.

Default value for this variable is -1.04858e+06.

## physopt ref pdef loaded

Stores the name of the reference loaded during report cell displacement -load pdef. Otherwise, stores the null string.

Default value for this variable is "".

### physopt\_row\_overlap\_threshold

Specifies a threshold for checking multi-type site array overlapping floorplan.

Default value for this variable is 0.1.

## physopt\_rp\_enable\_orient\_opt

Determines whether the tool is to allow orientation optimization of cells in relative placement groups.

Default value for this variable is true.

### physopt tie const cells

Connects all unconnected pins in the same hierarchy to one logic cell.

Default value for this variable is false.

# physopt tie spare cells

Instructs the physical optimization to connect the inputs of a spare cells to tie-off cells.

Default value for this variable is true.

## physopt ultra high area effort

Enables very high effort area optimization for potentially better area recovery but with more runtime

## placer disable auto bound for gated clock

Determines whether automatic group bounding is disabled for gated clocks created by Power Compiler.

Default value for this variable is true.

## placer\_disable\_macro\_placement\_timeout

Prevents the coarse placer from timing out during macro placement.

Default value for this variable is false.

# placer\_dont\_error\_out\_on\_conflicting\_bounds

Prevents the coarse placer from erroring out when it detects conflicting bounds.

Default value for this variable is true.

### placer enable enhanced router

Enables a mode of coarse placement in which congestion removal is done with the global router.

Default value for this variable is false.

# placer\_gated\_register\_area\_multiplier

Specifies the value of the multiplier used to generate automatic group bounds for gated clocks.

Default value for this variable is 20.

# placer\_max\_cell\_density\_threshold

Enables a mode of coarse placement in which cells can clump together.

## placer run in separate process

Enables and disables the use of a separate process to perform placement.

Default value for this variable is true.

### placer soft keepout channel width

Specifies a soft keepout distance that is used by the place opt and create placement commands.

Default value for this variable is 0.

## port complement naming style

Defines the convention the compile command uses to rename ports complemented as a result of using the set boundary optimization command.

Default value for this variable is %s BAR.

### power cg all registers

Specifies to the insert clock gating command whether to clock gate all registers, including those that do not meet the necessary requirements.

Default value for this variable is false.

# power\_cg\_balance\_stages

Controls clock gate stage balancing is on or off during compile [-incremental mapping] -gate clock or compile ultra [-incremental mapping] -gate clock.

Default value for this variable is false.

# power cg cell naming style

Specifies the naming style for clock gating cells created during insert clock gating.

### power cg derive related clock

When *true*, clock domain relationship between registers will be derived from the hierarchical context

Default value for this variable is false.

## power\_cg\_designware

Performs clock gating on DesignWare sequential components in the design.

The use of power cg designware variable will be obsolete in a future release. Clock gating insertion with compile\_ultra -gate clock automatically inserts clock gates in DesignWare modules.

Default value for this variable is false.

### power\_cg\_enable\_alternative\_algorithm

Specifies to the insert clock gating, compile-gate clock and compile ultra -gate clock commands whether to use an alternative algorithm to find gatable registers.

Default value for this variable is false.

# power\_cg\_flatten

Specifies to different ungroup commands whether to flatten Synopsys clock-gating cells.

Default value for this variable is false.

# power cg gated clock net naming style

Specifies the naming style for gated clock nets created during insert clock gating.

### power\_cg\_ignore\_setup\_condition

When true, the setup condition will be ignored for latch-free clock gating.

Default value for this variable is false.

### power cg inherit timing exceptions

Specifies that during compile -gate\_clock or compile ultra [-incr] -gate clock, timing exceptions defined on registers have to be automatically inferred on to the enable pin of the clock gate that is gating these registers.

Default value for this variable is false.

### power cg module naming style

Specifies the naming style for clock gating modules created during insert clock gating.

Default value for this variable is "".

### power cg print enable conditions

When true, the enable conditions of registers and clock gates will be reported during clock gate insertion.

Default value for this variable is false.

# power\_cg\_print\_enable\_conditions\_max\_terms

Specifies the maximum number of product terms to be reported in the sum of product expansion of the enable condition.

Default value for this variable is 10.

# power cg reconfig stages

Controls the reconfiguration of multistage clock gates during compile [-incremental mapping] -gate clock or compile ultra [-incremental mapping] -gate clock.

### power default static probability

Specifies the default static probability value.

Default value for this variable is 0.5.

### power\_default\_toggle\_rate

Specifies the default toggle rate value.

Default value for this variable is 0.1.

### power\_default\_toggle\_rate\_type

Specifies the default toggle rate type.

Default value for this variable is fastest clock.

## power\_do\_not\_size\_icg\_cells

Controls whether compile does not size the integrated clock-gating cells in a design to correct DRC violations because doing so may result in lower area and power.

Default value for this variable is false.

### power\_driven\_clock\_gating

Controls whether switching activity and dynamic power of the register banks should be considered when optimizing the clock gating of the design.

Default value for this variable is false.

# power enable one pass power gating

When true, one-pass flow power gating will be enabled.

### power enable power gating

When set to true compile will enable the power gating flow which allows the selected retention registers from target library to be used to map sequential elements.

Default value for this variable is false.

### power fix sdpd annotation

Specifies whether user-annotated SDPD switching activity annotation is corrected before it is used.

Default value for this variable is true.

### power fix sdpd annotation verbose

Specifies whether verbose messages are reported during fixing of user-annotated SDPD switching activity.

Default value for this variable is false.

# power\_hdlc\_do\_not\_split\_cg\_cells

When true, nsert clock gating does not split clock-gating cells to limit their fanout.

Default value for this variable is false.

# power keep license after power commands

Affects the amount of time a Power Compiler license is checked out during a dc shell (Design Compiler) session.

Default value for this variable is false.

# power lib2saif rise fall pd

Specifies whether lib2saif generates forward SAIF files with directives to generate rise/fall dependent path-dependent toggle counts.

### power min internal power threshold

Specifies the minimum cell internal power value that can be used in power calculations.

Default value for this variable is "".

### power model preference

Specifies the preference between the CCS power and the NLPM models in library cells that have power specified in both models.

Default value for this variable is ccs.

## power\_opto\_extra\_high\_dynamic\_power\_effort

This variable makes the compile command invoke more dyanmic power optimization algorithms.

Default value for this variable is false.

# power preserve rtl hier names

Preserves the hierarchy information of the RTL objects in the RTL design.

Default value for this variable is false.

# power rclock inputs use clocks fanout

Specifies whether clock network objects in an input port fanout are used to infer the input port's related clock

Default value for this variable is true.

# power rclock unrelated use fastest

Specifies whether the fastest clock is set as the related clock of a design object when a related clock is not inferred by the related clock inference mechanism.

## power rclock use asynch inputs

Specifies whether the inferred related clock on an asynchronous pin of a flip-flop is used to determine the nferred related clock on the cell's outputs.

Default value for this variable is false.

### power remove redundant clock gates

Specifies to the compile -incremental and physopt -incremental commands whether to remove redundant Synopsys clock gating cells.

Default value for this variable is true.

### power rtl saif file

Defines for the rtl2saif command where to store the forward-annotation SAIF file, if you do not specify the -output option.

Default value for this variable is power rtl.saif.

### power\_sa\_propagation\_effort

Specifies the default effort level used when propagating switching activity.

Default value for this variable is low.

# power sa propagation verbose

Specifies the default verbose mode used when propagating switching activity.

Default value for this variable is false.

# power\_same\_switching\_activity\_on\_connected\_ objects

Forces the tool to use the last user-annotated switching activity data on all connected tool objects.

## power sdpd message tolerance

Specifies the tolerance value for issuing warnings and information messages during fixing of user-annotated SDPD switching activity.

Default value for this variable is 0.00001.

### power\_sdpd\_saif\_file

Defines for the lib2saif command where to store the forward-annotation SAIF file, if you do not specify the -output option.

Default value for this variable is power sdpd.saif.

### psyn onroute disable cap drc

This variable turns on and off the max cap fixing optimization during route opt DRC fixing

Default value for this variable is "".

## psyn onroute disable fanout drc

This variable turns on and off the max fanout optimization during route\_opt DRC fixing

Default value for this variable is "".

# psyn onroute disable hold fix

This variable turns on and off the hold fixing optimization during route\_opt.

Default value for this variable is "".

# psyn onroute disable netlength drc

This variable turns on and off the max\_net\_length\_fixing optimization during route opt DRC fixing

### psyn onroute disable trans drc

This variable turns on and off the max transition fixing during route opt DRC fixing

Default value for this variable is "".

### psyn stress map

Enables generation of stress map. Set this variable to true to generate stress maps from IC Compiler.

Default value for this variable is false.

# psynopt\_high\_fanout\_legality\_limit

The maximum high fanout threshold for performing optimization tricks before route opt. This limit value also turns the feature off by setting it to 0.

Default value for this variable is 0.

## rc degrade min slew when rd less than rnet

Enables or disables the use of slew degradation in min analysis mode during the RCCALC-009 condition.

Default value for this variable is false.

# rc driver model mode

Specifies which driver model type to use for RC delay calculation.

Default value for this variable is basic.

# rc\_input\_threshold\_pct\_fall

Specifies the threshold voltage that defines the startpoint of the falling cell or net delay calculation.

Default value for this variable is 50,000000.

## rc input threshold pct rise

Specifies the threshold voltage that defines the startpoint of the rising cell or net delay calculation

Default value for this variable is 50,000000.

### rc noise model mode

When set to advanced, enables the use of CCS noise, if available in the design library.

Default value for this variable is basic.

## rc\_output\_threshold\_pct\_fall

Specifies the threshold voltage that defines the startpoint of the falling cell or net delay calculation.

Default value for this variable is 50,000000.

### rc output threshold pct rise

Specifies the threshold voltage that defines the startpoint of the rising cell or net delay calculation.

Default value for this variable is 50.000000.

# rc receiver model mode

Specifies which receiver model type to use for RC delay calculation.

Default value for this variable is basic.

# rc\_slew\_derate\_from\_library

Specifies the derating needed for the transition times in the Synopsys library to match the transition times between the characterization trip points.

Default value for this variable is 1.000000.

## rc\_slew\_lower\_threshold\_pct\_fall

Specifies the threshold voltage that defines the endpoint of the falling slew calculation.

Default value for this variable is 20.000000.

### rc\_slew\_lower\_threshold\_pct\_rise

Specifies the threshold voltage that defines the startpoint of the rising slew calculation.

Default value for this variable is 20.000000.

# rc\_slew\_upper\_threshold\_pct\_fall

Specifies the threshold voltage that defines the startpoint of the falling slew calculation.

Default value for this variable is 80.000000.

### rc\_slew\_upper\_threshold\_pct\_rise

Specifies the threshold voltage that defines the endpoint of the rising slew calculation.

Default value for this variable is 80.000000.

## read\_db\_lib\_warnings

Indicates that warnings are to be printed while a technology .db library is being read in with the read command. When false (the default), no warnings are given.

Default value for this variable is false.

## read\_translate\_msff

Indicates (when *true*, the default) that master-slave flip-flops (specified with the clocked\_on\_also syntax) are to be automatically translated to master-slave latches. When *false*, both master and slave remain flip-flops.

### register duplicate

Controls whether compile should invoke Register duplication or not.

Default value for this variable is false.

### reoptimize design changed list file name

Creates a file in which to store the list of cells that changed and cells and nets that were added during post-layout or in-place optimization.

Default value for this variable is "".

## report\_default\_significant\_digits

Sets the default number of significant digits for many reports.

Default value for this variable is -1.

## route\_layerExtraCostByRC

The route layerExtraCostByRC variable specifies extra layer cost. It will control the choice of layers for detailed router to reduce RC. If the value is set to 0, user specified extra cost for all layers will be used. If the value is set to 1, extra cost of all poly and metal layers previously defined as 0 will be re-computed based on RC. If the value is set to 2, extra cost of all poly, metal layers, and vias previously defined as 0 will be re-computed based on RC.

# routeopt\_allow\_min\_buffer\_with\_size\_only

Allows the post-route hold fixing to add buffers even in size-only mode

# routeopt\_checkpoint

Writes an intermediate CEL at intervals during the route\_opt

## routeopt density limit

The maximum cell density threshold for performing optimization tricks in a window around the location of the given cell or pin.

Default value for this variable is 0.95.

## routeopt disable cpulimit

The internally defined threshold for the number of changes in one optimization will be disabled.

Default value for this variable is false.

## routeopt\_drc\_over\_timing

Specifies the cost proirity between max design rule cost and max delay cost during DRC fixing inside route opt.

Default value for this variable is false.

### routeopt preserve routes

The slight route disturbances caused by routeopt optimization will be reconnected in the appropriate metal layers and the reconnected routes writen to the database.

Default value for this variable is true.

# routeopt skip report gor

Skip QoR reports in the last stage during the route opt

Default value for this variable is false.

# routeopt\_xtalk\_reduction\_setup\_threshold

The threshold of setup delta delay to perform cross talk reduction

Default value for this variable is 0.1.

### rp shift column for fixed cells

Determines whether the tool allows the horizontal shifting of relative placement columns in the presence of single tap cells.

Default value for this variable is false.

## sdc\_write\_unambiguous\_names

Ensures that cell, net, pin, lib cell, and lib pin names that are written to the SDC file are not ambiguous.

Default value for this variable is true.

## sdfout allow non positive constraints

Writes out PATHCONSTRAINT constructs with nonpositive (<= 0) constraint values. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is false.

# sdfout\_min\_fall\_cell\_delay

Specifies the minimum non-back-annotated fall cell delay that the write timing command writes to a timing file in SDF format. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is 0.000000.

# sdfout\_min\_fall\_net\_delay

Specifies the minimum non-back-annotated fall net delay that write timing can write to a timing file in SDF format. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is 0.000000.

## sdfout min rise cell delay

Specifies the minimum non-back-annotated rise cell delay that write timing can write to a timing file in SDF format. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is 0.000000.

### sdfout min rise net delay

Specifies the minimum non-back-annotated rise net delay that the write timing command can write to a timing file in SDF format. This variable will be obsolete in the next release. Please adjust vour scripts accordingly.

Default value for this variable is 0.000000.

#### sdfout time scale

Specifies the time scale of the delays written to timing files in SDF format. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is 1,000000.

# sdfout top instance name

Specifies the name prepended to all instance names when writing timing files in SDF format. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

## sdfout write to output

Specifies whether the write timing -f sdf command writes interconnect delays between cells and top-level output ports. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is false.

### search path

Specifies directories that the tool searches for files specified without directory names.

Default value for this variable is {flsearch\_pathfP + .}.

## sh\_allow\_tcl\_with\_set\_app\_var

Allow set app var and get app var commands to work with application variables

Default value for this variable is Application specific.

# sh allow tcl with set app var no message list

Suppress CMD-104 messages for variables in this list

Default value for this variable is Application specific.

### sh arch

Indicates the system architecture of your machine.

Default value for this variable is Platformdependent.

### sh command abbrev mode

Sets the command abbreviation mode for interactive convenience.

Default value for this variable is Application specific.

## sh command log file

Specifies the name of the file to which is written a log of the initial values of variables and executed commands.

Default value for this variable is command.log.

### sh continue on error

Allows processing to continue when errors occur during script execution with the source command.

Default value for this variable is Application specific.

### sh\_dev\_null

Indicates the current null device.

Default value for this variable is Platformdependent.

# sh\_enable\_line\_editing

Enables the command line editing capabilities.

This variable is for use in Tcl mode only.

Default value for this variable is true.

## sh\_enable\_page\_mode

Displays long reports one page at a time (similar to the UNIX more command.

Default value for this variable is Application specific.

### sh enable stdout redirect

Allow the redirect command to capture output to the Tcl stdout channel.

Default value for this variable is Application specific.

# sh\_line\_editing\_mode

Enables vi or emacs editing mode. This variable is for use in Tcl mode only.

Default value for this variable is emacs.

## sh\_new\_variable\_message

Controls a debugging feature for tracing the creation of new variables.

Default value for this variable is Application specific.

## sh new variable message in proc

Controls a debugging feature for tracing the creation of new variables in a Tcl procedure.

Default value for this variable is false.

# sh new variable message in script

Controls a debugging feature for tracing the creation of new variables within a sourced script.

### sh output log file

This read-write variable is used to name the file which all console output is captured. It can be set to an empty string to disable output capture.

This variable can be used to capture all console output in a file which can be useful for bug reproduction and reporting.

The first time the variable is set to a valid filename all previously logged output is added to the specified file and all subsequent logged output is appended to this file.

If the variable is subsequently changed to an empty string then all logged output is disabled.

If the variable is subsequently set to an non-empty string that is an invalid filename then the new value is ignored and the old value is restored.

If the variable is subsequently set to an non-empty string that is an valid filename then all subsequent logged output is appended to this file.

Default value for this variable is ""

# sh product version

Indicates the version of the application currently running.

## sh\_script\_stop\_severity

Indicates the error message severity level which would cause a script to stop executing before it completes.

Default value for this variable is Application specific.

### sh source emits line numbers

Indicates the error message severity level which would cause an informational message to be issued listing the script name and line number where that message occurred.

Default value for this variable is Application specific.

### sh source logging

Indicates if individual commands from a sourced script should be logged to the command log file.

Default value for this variable is Application specific.

### sh\_source\_uses\_search\_path

Causes the search command to use the search path variable to search for files. This variable is for use in dc\_shell-t (Tcl mode of dc shell) only.

Default value for this variable is true.

# sh tcllib app dirname

Indicates the name of a directory where application-specific Tcl files are found.

# sh\_user\_man\_path

Indicates a directory root where the user can store man pages for display with the man command.

Default value for this variable is an empty list.

# si\_use\_partial\_grounding\_for\_min\_analysis

Affects the behavior of report\_timing and compile with crosstalk effect is enabled. .SH

### si xtalk reselect delta and slack

Reselect nets that satisfy both delta delay and slack reselection criteria

Default value for this variable is false.

### si xtalk reselect delta delay

Specifies the threshold of net delay change caused by crosstalk analysis, above which IC Compiler reselects the net for subsequent delay calculations.

Default value for this variable is 5

### si xtalk reselect delta delay ratio

Specifies the threshold of the ratio of net delay change caused by crosstalk analysis to the total stage delay, above which IC-Compiler reselects a net for subsequent delay calculations.

Default value for this variable is 0.95.

### si xtalk reselect max mode slack

Specifies the max mode pin slack threshold, below which IC-Compiler reselects a net for subsequent delay calculations.

Default value for this variable is 0.

## si xtalk reselect min mode slack

Specifies the min mode pin slack threshold. below which IC-Compiler reselects a net for subsequent delay calculations.

Default value for this variable is 0.

# single group per sheet

Specifies to the tool to put only one logic group on a sheet.

### site info file

Contains the path to the site information file for licensing.

Default value for this variable is "".

### skew opt skip clock balancing

Controls whether the skew\_opt tcl solution file applies set inter clock delay options commands when sourced.

Default value for this variable is false.

### skew\_opt\_skip\_ideal\_clocks

Controls whether the skew opt tcl solution file applies set clock latency commands when sourced.

Default value for this variable is false.

## skew\_opt\_skip\_propagated\_clocks

Controls whether the skew opt tcl solution file applies set\_clock\_tree\_exceptions commands when sourced.

Default value for this variable is false.

# sort outputs

Sorts output ports on the schematic by port name.

Default value for this variable is false.

# suppress\_errors

Specifies a list of error codes for which messages are to be suppressed during the current Design Analyzer/dc shell session.

Default value for this variable is PWR-18 OPT-932 OPT-317 RCCALC-010 RCCALC-011.

### symbol library

Specifies the symbol libraries to use during schematic generation.

Default value for this variable is your library.sdb.

### synopsys\_program\_name

Indicates the name of the program currently running.

### synopsys\_root

Indicates the root directory from which the application was run.

### syntax check status

Reports whether the syntax check mode is enabled.

Default value for this variable is false.

### synthetic library

Specifies a list of synthetic libraries to use when compiling.

Default value for this variable is "".

# systemcout debug mode

Default value for this variable is false.

## systemcout levelize

Levelizes and flattens the netlist and replaces standard DesignWare operations with simulatable SystemC, before writing out the netlist, during write -f systemc command activity.

### target library

Specifies the list of technology libraries of components to be used when compiling a design.

Default value for this variable is your library.db.

## template\_naming\_style

Generates automatically a unique name when a module is built.

Default value for this variable is %s %p.

## template\_parameter\_style

Generates automatically a unique name when a module is built.

Default value for this variable is %s%d.

## template\_separator\_style

Generates automatically a unique name when a module is built.

Default value for this variable is .

### text editor command

Specifies the command that executes when the Edit/File menu is selected in the Design Analyzer text window.

Default value for this variable is xterm.

# text print command

Specifies the command that executes when the File/Print menu is selected in the Design Analyzer text window.

## timing ccs load on demand

Enables or disables incremental loading of Composite Current Source (CCS) libraries.

Default value for this variable is true.

### timing check defaults

define the default check list in check timing command.

Default value for this variable is generated\_clock loops no input delay unconstrained endpoints pulse clock cell type no driving cell partial\_input\_delay.

### timing clock gating propagate enable

Allow the gating enable signal delay to propagate through the gating cell.

Default value for this variable is false.

# timing crpr remove clock to data crp

Allows the removal of Clock Reconvergence Pessimism (CRP) from paths that fan out directly from clock source to the data pins of sequential devices

Default value for this variable is false.

# timing crpr threshold ps

Specifies amount of pessimism that clock reconvergence pessimism removal (CRPR) is allowed to leave in the report.

Default value for this variable is 20.

# timing disable cond default arcs

Disable the default, non-conditional timing arc between pins that do have conditional arcs.

### timing edge specific source latency

Controls whether the generated clock source latency computation will consider edge relationship or not.

Default value for this variable is false.

### timing\_enable\_multiple\_clocks\_per\_reg

Enables or disables analysis of multiple clocks that reach a single register.

Default value for this variable is false.

# timing\_enable\_non\_sequential\_checks

Enables or disables library non sequential checks in the design.

Default value for this variable is false.

## timing\_gclock\_source\_network\_num\_master\_registe rs

The maximum number of register clock pins clocked by the master clock allowed in generated clock source latency paths.

Default value for this variable is 1.

# timing\_input\_port\_clock\_shift\_one\_cycle

Determines whether or not paths originating at input ports are given an extra cycle to meet their timing constraints. This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is true.

# timing input port default clock

Determines whether a default clock is assumed at input ports for which you have not defined a clock-specific input external delay.

### timing remove clock reconvergence pessimism

Enables or disables clock reconvergence pessimism removal.

Default value for this variable is false.

### timing report attributes

Specifies the list of attributes to be reported with the report timing -attributes command.

Note: This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is {dont\_touch dont use map only size only ideal net }.

## timing\_self\_loops\_no\_skew

Affects the behavior, runtime, and CPU usage of report timing and compile.

Note: This variable will be obsolete in the next release. Please adjust your scripts accordingly.

Default value for this variable is false.

# timing separate clock gating group

Specifies if a separate cost group is used for clock gating checks in timing analysis, reports. and optimization.

Default value for this variable is false.

# timing use clock specific transition

Propagate the transition from the specific clock path for latency calculation

### timing use driver arc transition at clock source

Uses the backward cell arc to compute a realistic driver model at the driver pin for primary clock sources and also generated clock that can not trace back to its master clock

Default value for this variable is true.

## timing use enhanced capacitance modeling

Specifies the use of the following attributes found on a library pin: rise capacitance range(low, high), fall capacitance range(low, high), rise capacitance, and fall capacitance.

Default value for this variable is false.

### trackAssign\_XTalkParam

The trackAssign XTalkParam variable defines the cost for crosstalk prevention. Use this variable when is enabled.

## trackAssign densityDriven

The trackAssign densityDriven variable specifies the mode of density driven for track assignment.

# trackAssign\_evenSpaceAdjustment

The trackAssign\_evenSpaceAdjustment variable specifies the mode of cost calculation for wire spreading.

## trackAssign minimizeJog

The trackAssign\_minimizeJog variable specifies the mode to minimize jogs.

# trackAssign\_noOffGridRouting

The trackAssign noOffGridRouting variable specifies the switch for off-grid routing on macro pins.

## trackAssign noiseThreshold

The trackAssign noiseThreshold variable specifies the noise threshold for track assignment.

# trackAssign parallelLimit

The trackAssign parallelLimit variable is used to specify parallel lengths limit. Use this variable when is enabled.

### trackAssign\_parallelLimitMode

The trackAssign parallelLimitMode variable is set to break long wire mode on or off. When it is on, track assignment breaks the long wire if it exceeds the parallel length or the capacitance limit.

### trackAssign runTimingMode

The trackAssign runTimingMode variable turns enables or disables the timing-driven track assignment. A value set to timing cost decides the importance of timing relative to wire length during track assignment. By default timing-driven track assignment is disabled.

# trackAssign\_runXTalkIter

The trackAssign runXTalkIter variable allows you to specify the number of extra iterations for crosstalk during track assignment. The default number of iterations are determined automatically. Use this variable when is enabled.

# trackAssign runXTalkMode

The trackAssign runXTalkMode variable is used to enable or disable the crosstalk mode during track assignment.

### trackAssign timingCost

The trackAssign timingCost variable sets the weight given to timing relative to the wire length during track assignment. This variable is effective only when is set to 1, which runs track assignment in timing-driven mode.

## trackAssign\_tryGlobalLayerFirst

The trackAssign tryGlobalLayerFirst variable specifies the mode to use global layer first.

### trackAssign tryGlobalLayerOnly

The trackAssign tryGlobalLayerOnly variable specifies the mode to use only global layer during track assignment.

## trackAssign\_variableWidthAdjustment

The trackAssign variableWidthAdjustment variable specifies the width adjustment for fat wire tracks. The calculation of number of tracks for a fat wire will occupy is sometime too conservative, that is, track assignment will reserve too many tracks for each fat wire. The trackAssign variableWidthAdjustment variable can help reduce the demand and pack the fat wires more tightly.

# ungroup keep original design

Controls ungroup and compile command to keep the original design when a design is ungrouped.

Default value for this variable is false.

# uniquify keep original design

Controls uniquify command to keep the original design when a multiply instantiated design is uniqufied in XG mode.

### uniquify naming style

Specifies the naming convention to be used by the uniquify command.

Default value for this variable is %s %d.

### upf extension

Sets the variable to false to disable writing of UPF extension commands in save upf.

Default value for this variable is true.

## use port name for oscs

Specifies that when off-sheet connectors for nets also have ports on them, they are given the name of the port.

Default value for this variable is false.

## verbose\_messages

Causes more explicit system messages to be displayed during the current Design Analyzer dc shell session.

Default value for this variable is true.

## verilogout equation

Writes Verilog "assign" statements (Boolean equations) for combinational gates, rather than gate instantiations.

Default value for this variable is false.

# verilogout\_higher\_designs\_first

Writes Verilog "modules" so that the higher level designs come before lower level designs, as defined by the design hierarchy.

### verilogout ignore case

Instructs the compiler not to consider case when comparing identifiers to Verilog reserved words.

Default value for this variable is false.

### verilogout include files

Specifies to the write -f verilog command to write an include statement that will have the name of the value you set for this variable.

Default value for this variable is "".

## verilogout\_no\_tri

Declares three-state nets as Verilog "wire" instead of "tri." This variable is useful in eliminating "assign" primitives and "tran" gates in the Verilog output.

Default value for this variable is false.

### verilogout show unconnected pins

Instructs the Verilog writer in dc\_shell to write out all of the unconnected instance pins, when connecting module ports by name. For example, modb b1 (.A(in),.Q(out),.Qn()).

Default value for this variable is false.

# verilogout single bit

Instructs the compiler not to output vectored ports in the Verilog output. All vectors are written as single bits.

## verilogout unconnected prefix

Instructs the Verilog writer in dc shell to use the name SYNOPSYS UNCONNECTED to create unconnected wire names. The general form of the name is SYNOPSYS UNCONNECTED %d.

Default value for this variable is SYNOPSYS\_UNCONNECTED\_.

### write name nets same as ports

Specifies to the tool that nets are to receive the same names as the ports the nets are connected to.

Default value for this variable is false.

## write\_sdc\_output\_lumped\_net\_capacitance

Determines whether or not the write sdc command outputs net loads.

Default value for this variable is true.

### write sdc output net resistance

Determines whether or not the write sdc command outputs net resistance.